

- 768 × 1 Sensor-Element Organization
- 400 Dot-Per-Inch (DPI) Sensor Pitch
- High Linearity and Uniformity
- Wide Dynamic Range . . . 4000:1 (72 dB)
- Output Referenced to Ground
- Low Image Lag ... 0.5% Typ
- Operation to 8 MHz
- Single 3-V to 5-V Supply
- Rail-to-Rail Output Swing (AO)
- No External Load Resistor Required
- Replacement for TSL1406

#### Description

The TSL1406R is a 400 dots-per-inch (DPI) linear sensor array consisting of two 384-pixel sections, each with its own output. The sections are aligned to form a contiguous  $768 \times 1$  pixel array. The device incorporates a pixel data-hold function that provides simultaneous integration-start and integration-stop times for all pixels.



Pixels measure 63.5  $\mu$ m by 55.5  $\mu$ m, with 63.5- $\mu$ m center-to-center spacing and 8- $\mu$ m spacing between pixels. Operation is simplified by internal logic that requires only a serial-input (SI) pulse and a clock.

The device operates from a single 5-V power source. The two sections of 384 pixels each can be read out separately or can be cascaded to provide a single output for all 768 pixels (see Figure 9).

The TSL1406RS is the same device mounted in a shorter package. These devices are intended for use in a wide variety of applications including mark and code reading, OCR and contact imaging, edge detection and positioning, and optical encoding.

#### Functional Block Diagram (each section)



Texas Advanced Optoelectronic Solutions Inc.

1001 Klein Road • Suite 300 • Plano, TX 75074 • (972) 673-0759

www.taosinc.com

TAOS042D - APRIL 2007

#### **Terminal Functions**

| TERMI           | NAL |     |                                                                                                                                                |  |  |  |  |
|-----------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME            | NO. | I/O | DESCRIPTION                                                                                                                                    |  |  |  |  |
| AO1             | 6   | 0   | Analog output, section 1.                                                                                                                      |  |  |  |  |
| AO2             | 12  | 0   | Analog output, section 2.                                                                                                                      |  |  |  |  |
| CLK1            | 4   | I   | Clock, section 1. CLK1 controls charge transfer, pixel output, and reset.                                                                      |  |  |  |  |
| CLK2            | 10  | I   | Clock, section 2. CLK2 controls charge transfer, pixel output, and reset.                                                                      |  |  |  |  |
| GND             | 5   |     | Ground (substrate). All voltages are referenced to GND.                                                                                        |  |  |  |  |
| HOLD1           | 3   | I   | Hold signal. HOLD1 shifts pixel data to parallel buffer. HOLD1 is normally connected to SI1 and HOLD2 in serial mode, SI1 in parallel mode.    |  |  |  |  |
| HOLD2           | 9   | I   | Hold signal. HOLD2 shifts pixel data to parallel buffer. HOLD2 is normally connected to SI2 in parallel mode.                                  |  |  |  |  |
| SI1             | 2   | Ι   | Serial input (section 1). SI1 defines the start of the data-out sequence.                                                                      |  |  |  |  |
| SI2             | 8   | I   | Serial input (section 2). SI2 defines the start of the data-out sequence.                                                                      |  |  |  |  |
| SO1             | 7   | 0   | Serial output (section 1). SO1 provides a signal to drive the SI2 input in serial mode.                                                        |  |  |  |  |
| SO2             | 11  | 0   | Serial output (section 2). SO2 provides a signal to drive the SI input of another device for cascading or as an <i>end-of-data</i> indication. |  |  |  |  |
| V <sub>DD</sub> | 13  |     | Supply voltage for both analog and digital circuitry.                                                                                          |  |  |  |  |
| V <sub>PP</sub> | 1   |     | Normally grounded.                                                                                                                             |  |  |  |  |

#### **Detailed Description**

The sensor consists of 768 photodiodes, called pixels, arranged in a linear array. Light energy impinging on a pixel generates photocurrent that is then integrated by the active integration circuitry associated with that pixel.

During the integration period, a sampling capacitor connects to the output of the integrator through an analog switch. The amount of charge accumulated at each pixel is directly proportional to the light intensity on that pixel and the integration time.

The output and reset of the integrators are controlled by a 384-bit shift register and reset logic. An output cycle is initiated by clocking in a logic 1 on SI. Another signal, called HOLD, is generated from the rising edge of SI1 when SI1 and HOLD1 are connected together. This causes all 384 sampling capacitors to be disconnected from their respective integrators and starts an integrator reset period. As the SI pulse is clocked through the shift register, the charge stored on the sampling capacitors is sequentially connected to a charge-coupled output amplifier that generates a voltage on analog output AO. The integrator reset period ends 18 clock cycles after the SI pulse is clocked in. Then the next integration period begins. On the 384<sup>th</sup> clock rising edge, the SI pulse is clocked out on the SO1 pin (section 1) and becomes the SI pulse for section 2 (when SO1 is connected to SI2). The rising edge of the 385<sup>th</sup> clock cycle terminates the SO1 pulse, and returns the analog output AO of section 1 to high-impedance state. Similarly, SO2 is clocked out on the 768<sup>th</sup> clock pulse. Note that a 769<sup>th</sup> clock pulse is needed to terminate the SO2 pulse and return AO of Section 2 to the high-impedance state. If a minimum integration time is desired, the next SI pulse may be presented after a minimum delay of t<sub>qt</sub> (pixel charge transfer time) after the 769<sup>th</sup> clock pulse. Sections 1 and 2 may be operated in parallel or in serial fashion.



# $\label{eq:tsl1406R} \begin{array}{c} \text{TSL1406R, TSL1406RS} \\ \text{768}\times 1 \text{ LINEAR SENSOR ARRAY WITH HOLD} \end{array}$

#### TAOS042D - APRIL 2007

AO is an op amp-type output that does not require an external pull-down resistor. This design allows a rail-to-rail output voltage swing. With  $V_{DD} = 5$  V, the output is nominally 0 V for no light input, 2 V for normal white level, and 4.8 V for saturation light level. When the device is not in the output phase, AO is in a high-impedance state.

The voltage developed at analog output (AO) is given by:

$$V_{out} = V_{drk} + (R_e) (E_e)(t_{int})$$

where:

The LUMENOLOGY ® Company

Vout is the analog output voltage for white condition

 $V_{drk}$  is the analog output voltage for dark condition

 $R_{e}$  is the device responsivity for a given wavelength of light given in V/( $\mu J/cm^{2})$ 

 $E_e$  is the incident irradiance in  $\mu W/cm^2$ 

t<sub>int</sub> is integration time in seconds

A 0.1  $\mu$ F bypass capacitor should be connected between V<sub>DD</sub> and ground as close as possible to the device.



TAOS042D - APRIL 2007

#### Absolute Maximum Ratings<sup>†</sup>

| Supply voltage range, V <sub>DD</sub> 0.3 V to 6 V                                                                           |         |
|------------------------------------------------------------------------------------------------------------------------------|---------|
| Input voltage range, V <sub>I</sub> 0.3 V to V <sub>DD</sub> + 0.3V                                                          |         |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ ) or ( $V_I > V_{DD}$ )                                                            | 20 mA   |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DD}$ )                                                               | 25 mA   |
| Voltage range applied to any output in the high impedance or power-off state, V_0 $\ldots$ -0.3 V to V <sub>DD</sub> + 0.3 V | - 0.3 V |
| Continuous output current, $I_O(V_O = 0$ to $V_{DD}$ )                                                                       | 25 mA   |
| Continuous current through V <sub>DD</sub> or GND                                                                            | 40 mA   |
| Analog output current range, I <sub>O</sub>                                                                                  | 25 mA   |
| Maximum light exposure at 638 nm                                                                                             | յJ/cm²  |
| Operating free-air temperature range, T <sub>A</sub>                                                                         | o 85°C  |
| Storage temperature range, T <sub>stg</sub>                                                                                  | o 85°C  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                                                 |         |

<sup>†</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **Recommended Operating Conditions (see Figure 1 and Figure 2)**

|                                                                  | MIN     | NOM | MAX      | UNIT |
|------------------------------------------------------------------|---------|-----|----------|------|
| Supply voltage, V <sub>DD</sub>                                  | 3       | 5   | 5.5      | V    |
| Input voltage, VI                                                | 0       |     | $V_{DD}$ | V    |
| High-level input voltage, V <sub>IH</sub>                        | 2       |     | $V_{DD}$ | V    |
| Low-level input voltage, VIL                                     | 0       |     | 0.8      | V    |
| Wavelength of light source, $\lambda$                            | 400     |     | 1000     | nm   |
| Clock frequency, f <sub>clock</sub>                              | 5       |     | 8000     | kHz  |
| Sensor integration time, Serial, t <sub>int</sub> (see Note 1)   | 0.11375 |     | 100      | ms   |
| Sensor integration time, Parallel, t <sub>int</sub> (see Note 1) | 0.06575 |     | 100      | ms   |
| Setup time, serial input, t <sub>su(SI)</sub>                    | 20      |     |          | ns   |
| Hold time, serial input, t <sub>h(SI)</sub> (see Note 2)         | 0       |     |          | ns   |
| Operating free-air temperature, T <sub>A</sub>                   | 0       |     | 70       | °C   |

NOTES: 1. Integration time is calculated as follows:

 $t_{int (min)}$  = (768 – 18) imes clock period + 20  $\mu$ s

where *768* is the number of pixels in series, *18* is the required logic setup clocks, and *20*  $\mu$ s is the pixel charge transfer time (t<sub>qt</sub>) 2. SI must go low before the rising edge of the next clock pulse.



TAOS042D - APRIL 2007

### Electrical Characteristics at f<sub>clock</sub> = 1 MHz, V<sub>DD</sub> = 5 V, T<sub>A</sub> = 25°C, $\lambda_p$ = 640 nm, t<sub>int</sub> = 5 ms, R<sub>L</sub> = 330 $\Omega$ , E<sub>e</sub> = 12.5 $\mu$ W/cm<sup>2</sup> (unless otherwise noted) (see Note 3)

|                  | PARAMETER                                              | TEST CONDITIONS                                 | MIN | TYP  | MAX  | UNIT                        |  |
|------------------|--------------------------------------------------------|-------------------------------------------------|-----|------|------|-----------------------------|--|
| V <sub>out</sub> | Analog output voltage (white, average over 768 pixels) | See Note 4                                      | 1.6 | 2    | 2.4  | V                           |  |
| V <sub>drk</sub> | Analog output voltage (dark, average over 256 pixels)  | E <sub>e</sub> = 0                              | 0   | 0.1  | 0.3  | V                           |  |
| PRNU             | Pixel response nonuniformity                           | See Note 5                                      |     |      | ±15% |                             |  |
|                  | Nonlinearity of analog output voltage                  | See Note 6                                      |     | 0.4% |      | FS                          |  |
|                  | Output noise voltage                                   | See Note 7                                      |     | 1    |      | mVrms                       |  |
| R <sub>e</sub>   | Responsivity                                           | See Note 8                                      | 20  | 30   | 38   | V/<br>(μJ/cm <sup>2</sup> ) |  |
|                  | Analog output saturation voltage                       | $V_{DD}$ = 5 V, $R_L$ = 330 $\Omega$            | 4.5 | 4.8  |      | v                           |  |
| V <sub>sat</sub> |                                                        | $V_{DD}$ = 3 V, $R_L$ = 330 $\Omega$            | 2.5 | 2.8  |      |                             |  |
|                  | Saturation exposure                                    | V <sub>DD</sub> = 5 V, See Note 9               |     | 155  |      |                             |  |
| SE               |                                                        | V <sub>DD</sub> = 3 V, See Note 9               |     | 90   |      | nJ/cm <sup>2</sup>          |  |
| DSNU             | Dark signal nonuniformity                              | All pixels, $E_e = 0$ , See Note 10             |     | 0.05 | 0.15 | V                           |  |
| IL               | Image lag                                              | See Note 11                                     |     | 0.5% |      |                             |  |
|                  | Supply current                                         | $V_{DD}$ = 5 V, $E_e$ = 0, $R_L$ = 330 $\Omega$ |     | 18   | 27   | mA                          |  |
| IDD              |                                                        | $V_{DD}$ = 3 V, $E_e$ = 0, $R_L$ = 330 $\Omega$ |     | 16   | 25   |                             |  |
| I <sub>IH</sub>  | High-level input current                               | $V_I = V_{DD}$                                  |     |      | 10   | μA                          |  |
| IIL              | Low-level input current                                | V <sub>I</sub> = 0                              |     |      | 10   | μA                          |  |
| Ci               | Input capacitance, SI                                  |                                                 |     | 15   |      | pF                          |  |
| Ci               | Input capacitance, CLK                                 |                                                 |     | 30   |      | pF                          |  |

NOTES: 3. All measurements made with a 0.1  $\mu$ F capacitor connected between V<sub>DD</sub> and ground.

4. The array is uniformly illuminated with a diffused LED source having a peak wavelength of 640 nm.

5. PRNU is the maximum difference between the voltage from any single pixel and the average output voltage from all pixels of the device under test when the array is uniformly illuminated.

6. Nonlinearity is defined as the maximum deviation from a best-fit straight line over the dark-to-white irradiance levels, as a percent of analog output voltage (white).

7. RMS noise is the standard deviation of a single-pixel output under constant illumination as observed over a 5-second period.

8.  $R_{e(min)} = [V_{out(min)} - V_{drk(max)}] \div (E_e \times t_{int})$ 

9. SE(min) =  $[V_{sat(min)} - V_{drk(min)}] \times (E_e \times t_{int}) \div [V_{out(max)} - V_{drk(min)}]$ 

10. DSNU is the difference between the maximum and minimum output voltage for all pixels in the absence of illumination.

11. Image lag is a residual signal left in a pixel from a previous exposure. It is defined as a percent of white-level signal remaining after a pixel is exposed to a white condition followed by a dark condition:

$$IL = \frac{V_{out (IL)} - V_{drk}}{V_{out (white)} - V_{drk}} \times 100$$

#### **Timing Requirements (see Figure 1 and Figure 2)**

|                                 |                                                   | MIN | NOM | MAX | UNIT |
|---------------------------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>su(SI)</sub>             | Setup time, serial input (see Note 12)            | 20  |     |     | ns   |
| t <sub>h(SI)</sub>              | Hold time, serial input (see Note 12 and Note 13) | 0   |     |     | ns   |
| t <sub>pd(SO)</sub>             | Propagation delay time, SO                        |     | 50  |     | ns   |
| t <sub>w</sub>                  | Pulse duration, clock high or low                 | 50  |     |     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Input transition (rise and fall) time             | 0   |     | 500 | ns   |
| t <sub>qt</sub>                 | Pixel charge transfer time                        | 20  |     |     | μs   |

NOTES: 12. Input pulses have the following characteristics:  $t_r = 6$  ns,  $t_f = 6$  ns.

13. SI must go low before the rising edge of the next clock pulse.



TAOS042D - APRIL 2007

Dynamic Characteristics over recommended ranges of supply voltage and operating free-air temperature (see Figures 7 and 8)

|                     | PARAMETER                          | TEST CONDITIONS                      | MIN | TYP N | MAX | UNIT |
|---------------------|------------------------------------|--------------------------------------|-----|-------|-----|------|
| ts                  | Analog output settling time to ±1% | $R_L = 330 \ \Omega,  C_L = 50 \ pF$ |     | 120   |     | ns   |
| t <sub>pd(SO)</sub> | Propagation delay time, SO1, SO2   |                                      |     | 50    |     | ns   |



Figure 1. Timing Waveforms (serial connection)



Figure 2. Operational Waveforms (each section)

Copyright © 2007, TAOS Inc.



The LUMENOLOGY ® Company

# $\label{eq:tsl1406R} \begin{array}{c} \text{TSL1406R, TSL1406RS} \\ \text{768}\times\text{1 LINEAR SENSOR ARRAY WITH HOLD} \end{array}$

TAOS042D - APRIL 2007

#### **TYPICAL CHARACTERISTICS**





TAOS042D - APRIL 2007



#### TYPICAL CHARACTERISTICS

**APPLICATION INFORMATION** 



**Figure 9. Operational Connections** 

Copyright © 2007, TAOS Inc.



The LUMENOLOGY © Company

TAOS042D - APRIL 2007

#### APPLICATION INFORMATION

#### **Integration Time**

The integration time of the linear array is the period during which light is sampled and charge accumulates on each pixel's integrating capacitor. The flexibility to adjust the integration period is a powerful and useful feature of the TAOS TSL14xx linear array family. By changing the integration time, a desired output voltage can be obtained on the output pin while avoiding saturation for a wide range of light levels.

The integration time is the time between the SI (Start Integration) positive pulse and the HOLD positive pulse minus the 18 setup clocks. The TSL14xx linear array is normally configured with the SI and HOLD pins tied together. This configuration will be assumed unless otherwise noted. Sending a high pulse to SI (observing timing rules for setup and hold to clock edge) starts a new cycle of pixel output and integration setup. However, a minimum of (n+1) clocks, where n is the number of pixels, must occur before the next high pulse is applied to SI. It is not necessary to send SI immediately on/after the (n+1) clocks. A wait time adding up to a maximum total of 100 ms between SI pulses can be added to increase the integration time creating a higher output voltage in low light applications.

Each pixel of the linear array consists of a light-sensitive photodiode. The photodiode converts light intensity to a voltage. The voltage is sampled on the Sampling Capacitor by closing switch S2 (position 1) (see the Functional Block Diagram on page 1). Logic controls the resetting of the Integrating Capacitor to zero by closing switch S1 (position 2).

At SI input, all of the pixel voltages are simultaneously scanned and held by moving S2 to position 2 for all pixels. During this event, S2 for pixel 1 is in position 3. This makes the voltage of pixel 1 available on the analog output. On the next clock, S2 for pixel 1 is put into position 2 and S2 for pixel 2 is put into position 3 so that the voltage of pixel 2 is available on the output.

Following the SI pulse and the next 17 clocks after the SI pulse is applied, the S1 switch for all pixels remains in position 2 to reset (zero out) the integrating capacitor so that it is ready to begin the next integration cycle. On the rising edge of the 19<sup>th</sup> clock, the S1 switch for all the pixels is put into position 1 and all of the pixels begin a new integration cycle.

The first 18 pixel voltages are output during the time the integrating capacitor is being reset. On the 19<sup>th</sup> clock following an SI pulse, pixels 1 through 18 have switch S2 in position 1 so that the sampling capacitor can begin storing charge. For the period from the 19<sup>th</sup> clock through the  $n^{th}$  clock, S2 is put into position 3 to read the output voltage during the  $n^{th}$  clock. On the next clock the previous pixel S2 switch is put into position 1 to start sampling the integrating capacitor voltage. For example, S2 for pixel 19 moves to position 1 on the 20<sup>th</sup> clock. On the n+1 clock, the S2 switch for the last ( $n^{th}$ ) pixel is put into position 1 and the output goes to a high-impedance state.

If a SI was initiated on the *n*+1 clock, there would be no time for the sampling capacitor of pixel *n* to charge to the voltage level of the integrating capacitor. The minimum time needed to guarantee the sampling capacitor for pixel *n* will charge to the voltage level of the integrating capacitor is the charge transfer time of 20  $\mu$ s. Therefore, after *n*+1 clocks, an extra 20  $\mu$ s wait must occur before the next SI pulse to start a new integration and output cycle.

The minimum integration time for any given array is determined by time required to clock out all the pixels in the array and the time to discharge the pixels. The time required to discharge the pixels is a constant. Therefore, the minimum integration period is simply a function of the clock frequency and the number of pixels in the array. A slower clock speed increases the minimum integration time and reduces the maximum light level for saturation on the output. The minimum integration time shown in this data sheet is based on the maximum clock frequency of 8 MHz.



TAOS042D - APRIL 2007

#### **APPLICATION INFORMATION**

The minimum integration time can be calculated from the equation:

$$T_{int(min)} = \left(\frac{1}{maximum \ clock \ frequency}\right) \times (n - 18) \ pixels + 20\mu s$$

where:

*n* is the number of pixels

In the case of the TSL1406RS with the maximum clock frequency of 8 MHz, the minimum integration time would be:

$$T_{int(min)} = 0.125\mu s \times (384 - 18) + 20\mu s = 66.25\mu s$$

It is good practice on initial power up to run the clock (n+1) times after the first SI pulse to clock out indeterminate data from power up. After that, the SI pulse is valid from the time following (n+1) clocks. The output will go into a high-impedance state after the n+1 high clock edge. It is good practice to leave the clock in a low state when inactive because the SI pulse required to start a new cycle is a low-to-high transition.

The integration time chosen is valid as long as it falls in the range between the minimum and maximum limits for integration time. If the amount of light incident on the array during a given integration period produces a saturated output (Max Voltage output), then the data is not accurate. If this occurs, the integration period should be reduced until the analog output voltage for each pixel falls below the saturation level. The goal of reducing the period of time the light sampling window is active is to lower the output voltage level to prevent saturation. However, the integration time must still be greater than or equal to the minimum integration period.

If the light intensity produces an output below desired signal levels, the output voltage level can be increased by increasing the integration period provided that the maximum integration time is not exceeded. The maximum integration time is limited by the length of time the integrating capacitors on the pixels can hold their accumulated charge. The maximum integration time should not exceed 100 ms for accurate measurements.

It should be noted that the data from the light sampled during one integration period is made available on the analog output during the next integration period and is clocked out sequentially at a rate of one pixel per clock period. In other words, at any given time, two groups of data are being handled by the linear array: the previous measured light data is clocked out as the next light sample is being integrated.

Although the linear array is capable of running over a wide range of operating frequencies up to a maximum of 8 MHz, the speed of the A/D converter used in the application is likely to be the limiter for the maximum clock frequency. The voltage output is available for the whole period of the clock, so the setup and hold times required for the analog-to-digital conversion must be less than the clock period.

Copyright © 2007, TAOS Inc.



The LUMENOLOGY ® Company

## $\label{eq:tsl1406R} \begin{array}{c} \text{TSL1406R, TSL1406RS} \\ \text{768}\times\text{1 LINEAR SENSOR ARRAY WITH HOLD} \end{array}$

TAOS042D - APRIL 2007



NOTES: A. All linear dimensions are in inches (millimeters).

The LUMENOLOGY ® Company

- B. Pixel centers are located along the centerline of the mounting holes.
- C. The gap between the individual sensor dies in the array is 57 µm typical (51 µm minimum and 75 µm maximum).
- D. This drawing is subject to change without notice.

#### Figure 10. TSL1406R Mechanical Specifications



TAOS042D - APRIL 2007



#### NOTES: A. All linear dimensions are in inches (millimeters).

- B. The gap between the individual sensor dies in the array is 57 μm typical (51 μm minimum and 75 μm maximum).
- C. This drawing is subject to change without notice.

Figure 11. TSL1406RS Mechanical Specifications



The LUMENOLOGY ® Company

# $\label{eq:tsl1406R, TSL1406RS} \begin{array}{c} \text{TSL1406R, TSL1406RS} \\ \text{768} \times 1 \text{ LINEAR SENSOR ARRAY WITH HOLD} \end{array}$

TAOS042D - APRIL 2007

#### **MECHANICAL INFORMATION**



#### THEORETICAL PIXEL LAYOUT FOR IDEAL CONTINUOUS DIE

#### ACTUAL MULTI-DIE PIXEL LAYOUT FOR DIE-TO-DIE EDGE JOINING



NOTES: A. All linear dimensions are in micrometers.

B. Spacing between outside pixels of adjacent die is typical.

C. Die-to-die spacing.

The LUMENOLOGY ® Company

D. This drawing is subject to change without notice.

#### Figure 12. Edge Pixel Layout Dimensions



TAOS042D - APRIL 2007

**PRODUCTION DATA** — information in this document is current at publication date. Products conform to specifications in accordance with the terms of Texas Advanced Optoelectronic Solutions, Inc. standard warranty. Production processing does not necessarily include testing of all parameters.

### NOTICE

Texas Advanced Optoelectronic Solutions, Inc. (TAOS) reserves the right to make changes to the products contained in this document to improve performance or for any other purpose, or to discontinue them without notice. Customers are advised to contact TAOS to obtain the latest product information before placing orders or designing TAOS products into systems.

TAOS assumes no responsibility for the use of any products or circuits described in this document or customer product design, conveys no license, either expressed or implied, under any patent or other right, and makes no representation that the circuits are free of patent infringement. TAOS further makes no claim as to the suitability of its products for any particular purpose, nor does TAOS assume any liability arising out of the use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages.

TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS, INC. PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN CRITICAL APPLICATIONS IN WHICH THE FAILURE OR MALFUNCTION OF THE TAOS PRODUCT MAY RESULT IN PERSONAL INJURY OR DEATH. USE OF TAOS PRODUCTS IN LIFE SUPPORT SYSTEMS IS EXPRESSLY UNAUTHORIZED AND ANY SUCH USE BY A CUSTOMER IS COMPLETELY AT THE CUSTOMER'S RISK.

LUMENOLOGY, TAOS, the TAOS logo, and Texas Advanced Optoelectronic Solutions are registered trademarks of Texas Advanced Optoelectronic Solutions Incorporated.





The LUMENOLOGY ® Company