

## Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



February 2015

## FSA2567 — Low-Power, Dual SIM Card Analog Switch

#### **Features**

- Low On Capacitance for Data Path: 10 pF Typical
- Low On Resistance for Data Path: 6 Ω Typical
- Low On Resistance for Supply Path: 0.4 Ω Typical
- Wide V<sub>CC</sub> Operating Range: 1.65 V to 4.3 V
- Low Power Consumption: 1 μA Maximum
  - 15 μA Maximum I<sub>CCT</sub> Over Expanded Voltage Range (V<sub>IN</sub>=1.8 V, V<sub>CC</sub>=4.3 V)
- Wide -3 db Bandwidth: > 160 MHz
- Packaged in:
  - Pb-free 16-Lead MLP & 16-Lead UMLP
- 3 kV ESD Rating, >12 kV Power/GND ESD Rating

## **Applications**

- Cell phone, PDA, Digital Camera, and Notebook
- LCD Monitor, TV, and Set-Top Box

## **Description**

The FSA2567 is a bi-directional, low-power, dual double-pole, double-throw (4PDT) analog switch targeted at dual SIM card multiplexing. It is optimized for switching the WLAN-SIM data and control signals and dedicates one channel as a supply-source switch.

The FSA2567 is compatible with the requirements of SIM cards and features a low on capacitance ( $C_{ON}$ ) of 10 pF to ensure high-speed data transfer. The  $V_{SIM}$  switch path has a low  $R_{ON}$  characteristic to ensure minimal voltage drop in the dual SIM card supply paths.

The FSA2567 contains special circuitry that minimizes current consumption when the control voltage applied to the SEL pin is lower than the supply voltage ( $V_{CC}$ ). This feature is especially valuable in ultra-portable applications, such as cell phones; allowing direct interface with the general-purpose I/Os of the baseband processor. Other applications include switching and connector sharing in portable cell phones, PDAs, digital cameras, printers, and notebook computers.

#### **Ordering Information**

| Part Number | Top Mark | Operating<br>Temperature<br>Range | Package                                                                |
|-------------|----------|-----------------------------------|------------------------------------------------------------------------|
| FSA2567MPX  | FSA2567  | -40 to +85°C                      | 16-Lead, Molded Leadless Package (MLP) Quad, JEDEC MO-220, 3 mm Square |
| FSA2567UMX  | GX       |                                   | 16-Lead, Quad, Ultrathin Molded Leadless Package (UMLP), 1.8 x 2.6 mm  |

For Fairchild's definition of Eco Status, please visit: http://www.fairchildsemi.com/company/green/rohs\_green.html.



Figure 1. Analog Symbol

## **Pin Assignments**



Figure 2. Pad Assignment MLP16 (Top Through View)



Figure 3. Pad Assignment UMLP16 (Top Through View)

## **Pin Definitions**

| Pin                              | Description                    |
|----------------------------------|--------------------------------|
| nDAT, nRST, nCLK                 | Multiplexed Data Source Inputs |
| nV <sub>SIM</sub>                | Multiplexed SIM Supply Inputs  |
| V <sub>SIM</sub> , DAT, RST, CLK | Common SIM Ports               |
| Sel                              | Switch Select                  |

## **Truth Table**

| Sel        | Function                                                                 |  |  |
|------------|--------------------------------------------------------------------------|--|--|
| Logic LOW  | 1DAT = DAT, 1RST = RST, 1CLK = CLK, 1V <sub>SIM</sub> = V <sub>SIM</sub> |  |  |
| Logic HIGH | 2DAT = DAT, 2RST = RST, 2CLK = CLK, 2V <sub>SIM</sub> = V <sub>SIM</sub> |  |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol             | Parameter                                | Min.       | Max. | Unit                  |    |
|--------------------|------------------------------------------|------------|------|-----------------------|----|
| V <sub>CC</sub>    | Supply Voltage                           | -0.5       | +5.5 | V                     |    |
| V <sub>CNTRL</sub> | DC Input Voltage (Sel) <sup>(1)</sup>    |            | -0.5 | Vcc                   | V  |
| $V_{SW}$           | DC Switch I/O Voltage <sup>(1)</sup>     |            | -0.5 | V <sub>CC</sub> + 0.3 | V  |
| I <sub>IK</sub>    | DC Input Diode Current                   |            | -50  |                       | mA |
| I <sub>SIM</sub>   | DC Output Current - V <sub>SIM</sub>     |            |      | 350                   | mA |
| I <sub>OUT</sub>   | DC Output Current - DAT, CLK, RST        |            | 35   | mA                    |    |
| T <sub>STG</sub>   | Storage Temperature                      | -65        | +150 | °C                    |    |
| 7                  | Human Body Model, JEDEC: JESD22-A114     | All Pins   | 1    | 3                     |    |
| ESD                | Truman Body Wodel, JEDEC. JESD22-ATT4    | I/O to GND |      | 12                    | kV |
|                    | Charged Device Model, JEDEC: JESD22-C101 |            |      | 2                     |    |

#### Note:

 The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol             | Parameter                                  |      | Max.            | Unit |
|--------------------|--------------------------------------------|------|-----------------|------|
| V <sub>CC</sub>    | Supply Voltage                             | 1.65 | 4.30            | V    |
| V <sub>CNTRL</sub> | Control Input Voltage (Sel) <sup>(2)</sup> | 0    | V <sub>cc</sub> | V    |
| Vsw                | Switch I/O Voltage                         | -0.5 | Vcc             | V    |
| I <sub>SIM</sub>   | DC Output Current - V <sub>SIM</sub>       | /    | 150             | mA   |
| l <sub>OUT</sub>   | DC Output Current – DAT, CLK, RST          |      | 25              | mA   |
| T <sub>A</sub>     | Operating Temperature                      | -40  | +85             | °C   |

#### Note:

2. The control input must be held HIGH or LOW; it must not float.

## **DC Electrical Characteristics**

All typical values are at 25°C, 3.3 V  $V_{\text{CC}}$  unless otherwise specified.

| Symbol                                      | Danamatan                                       | O a malistia ma                                                   | V <sub>cc</sub> (V)       | T <sub>A</sub> =- 40°C to +85°C |      |      | 11    |
|---------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------|---------------------------|---------------------------------|------|------|-------|
|                                             | Parameter                                       | Conditions                                                        |                           | Min.                            | Тур. | Max. | Units |
| V <sub>IK</sub>                             | Clamp Diode Voltage                             | I <sub>IN</sub> = -18 mA                                          | 2.7                       |                                 |      | -1.2 | V     |
|                                             |                                                 |                                                                   | 1.65 to 2.3<br>2.7 to 3.6 | 1.1                             |      |      | V     |
| $V_{IH}$                                    | Input Voltage High                              |                                                                   |                           | 1.3                             |      |      |       |
|                                             |                                                 |                                                                   | 4.3                       | 1.7                             |      |      |       |
|                                             |                                                 |                                                                   | 1.65 to 2.3               |                                 |      | 0.4  |       |
| $V_{IL}$                                    | Input Voltage Low                               |                                                                   | 2.7 to 3.6                |                                 |      | 0.5  | V     |
|                                             |                                                 |                                                                   | 4.3                       |                                 |      | 0.7  |       |
| I <sub>IN</sub>                             | Control Input Leakage                           | $V_{SW} = 0$ to $V_{CC}$                                          | 4.3                       | -1                              |      | 1    | μA    |
| I <sub>nc(off),</sub> I <sub>no(off),</sub> | Off State Leakage                               | nRST, nDAT, nCLK, $nV_{SIM} = 0.3 V$ or 3.6 V Figure 10           | 4.3                       | -60                             |      | 60   | nA    |
| D                                           | Data Path Switch On                             | V <sub>SW</sub> = 0, 1.8 V, I <sub>ON</sub> = -20 mA<br>Figure 9  | 1.8                       |                                 | 7.0  | 12.0 |       |
| R <sub>OND</sub>                            | Resistance <sup>(3)</sup>                       | V <sub>SW</sub> = 0, 2.3 V, I <sub>ON</sub> = -20 mA<br>Figure 9  | 2.7                       |                                 | 6.0  | 10.0 | Ω     |
| D                                           | V <sub>SIM</sub> Switch                         | V <sub>SW</sub> = 0, 1.8V, I <sub>ON</sub> = -100mA<br>Figure 9   | 1.8                       |                                 | 0.5  | 0.7  |       |
| $R_{ONV}$                                   | On Resistance <sup>(3)</sup>                    | V <sub>SW</sub> = 0, 2.3 V, I <sub>ON</sub> = -100 mA<br>Figure 9 | 2.7                       |                                 | 0.4  | 0.6  | Ω     |
| $\Delta R_{\text{OND}}$                     | Data Path Delta<br>On Resistance <sup>(4)</sup> | V <sub>SW</sub> = 0 V, I <sub>ON</sub> = -20 mA                   | 2.7                       |                                 | 0.2  |      | Ω     |
| Icc                                         | Quiescent Supply<br>Current                     | V <sub>CNTRL</sub> = 0 or V <sub>CC</sub> , I <sub>OUT</sub> = 0  | 4.3                       |                                 | _    | 1.0  | μA    |
| ķi.                                         | Increase in I <sub>CC</sub>                     | $V_{CNTRL} = 2.6 \text{ V}, V_{CC} = 4.3 \text{ V}$               | 4.3                       |                                 | 5.0  | 10.0 | μA    |
| Ісст                                        | Current Per Control Voltage and V <sub>CC</sub> | V <sub>CNTRL</sub> = 1.8 V, V <sub>CC</sub> = 4.3 V               | 4.3                       |                                 | 7.0  | 15.0 | μA    |

#### Notes:

- 3. Measured by the voltage drop between nDAT, nRST, nCLK and relative common port pins at the indicated current through the switch. On resistance is determined by the lower of the voltage on the relative ports.
- 4. Guaranteed by characterization.

## **AC Electrical Characteristics**

All typical value are for  $V_{\text{CC}}$ =3.3V at 25°C unless otherwise specified.

| Cumbal            | Parameter                                          | Canditions                                                                                 | V <sub>cc</sub> (V) | T <sub>A</sub> =- 40°C to +85°C |      |      | Units  |
|-------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------|---------------------------------|------|------|--------|
| Symbol            |                                                    | Conditions                                                                                 |                     | Min.                            | Тур. | Max. | Uiilla |
| t <sub>OND</sub>  | Turn-On Time<br>Sel to Output                      | $R_L = 50 \Omega, C_L = 35 pF$<br>$V_{SW} = 1.5 V$                                         | 1.8 <sup>(5)</sup>  |                                 | 65   | 95   | ns     |
| OND               | (DAT,CLK,RST)                                      | Figure 11, Figure 12                                                                       | 2.7 to 3.6          |                                 | 42   | 60   | ns     |
| t <sub>OFFD</sub> | Turn-Off Time<br>Sel to Output                     | $R_L = 50 \Omega, C_L = 35 pF$<br>$V_{SW} = 1.5 V$                                         | 1.8 <sup>(5)</sup>  |                                 | 30   | 50   | ns     |
| <b>4011</b> D     | (DAT,CLK,RST)                                      | Figure 11, Figure 12                                                                       | 2.7 to 3.6          |                                 | 20   | 40   | ns     |
| t <sub>ONV</sub>  | Turn-On Time                                       | $R_L = 50 \Omega, C_L = 35 pF$<br>$V_{SW} = 1.5 V$                                         | 1.8 <sup>(5)</sup>  |                                 | 55   | 80   | ns     |
| ONV               | Sel to Output (V <sub>SIM</sub> )                  | Figure 11, Figure 12                                                                       | 2.7 to 3.6          |                                 | 35   | 55   | ns     |
| t <sub>OFFV</sub> | Turn-Off Time<br>Sel to Output (V <sub>SIM</sub> ) | $R_L = 50 \Omega, C_L = 35 pF$<br>$V_{SW} = 1.5 V$                                         | 1.8 <sup>(5)</sup>  |                                 | 35   | 50   |        |
| COFFV             |                                                    | Figure 11, Figure 12                                                                       | 2.7 to 3.6          |                                 | 22   | 40   | ns     |
| t <sub>PD</sub>   | Propagation Delay <sup>(5)</sup><br>(DAT,CLK,RST)  | $C_L$ = 35 pF, $R_L$ = 50 $\Omega$<br>Figure 11, Figure 13                                 | 3.3                 |                                 | 0.25 |      | ns     |
| t <sub>BBMD</sub> | Break-Before-Make <sup>(5)</sup><br>(DAT,CLK,RST)  | $R_L = 50 \ \Omega, \ C_L = 35 \ pF$<br>$V_{SW1} = V_{SW2} = 1.5 \ V$<br>Figure 15         | 2.7 to 3.6          | 3                               | 18   |      | ns     |
| t <sub>BBMV</sub> | Break-Before-Make <sup>(5)</sup>                   | $R_L = 50 \ \Omega, \ C_L = 35 \ pF$ $V_{SW1} = V_{SW2} = 1.5 \ V$ Figure 15               | 2.7 to 3.6          | 3                               | 12   |      | ns     |
| Q                 | Charge Injection (DAT,CLK,RST)                     | $\begin{split} C_{L} = 50 \text{ pF, } R_{GEN} = 0  \Omega, \\ V_{GEN} = 0  V \end{split}$ | 2.7 to 3.6          |                                 | 10   |      | pC     |
| O <sub>IRR</sub>  | Off Isolation<br>(DAT,CLK,RST)                     | $R_L = 50 \Omega$ , $f = 10 MHz$<br>Figure 17                                              | 2.7 to 3.6          |                                 | -60  |      | dB     |
| Xtalk             | Non-Adjacent Channel<br>Crosstalk<br>(DAT,CLK,RST) | $R_L = 50 \Omega$ , $f = 10 MHz$<br>Figure 18                                              | 2.7 to 3.6          |                                 | -60  |      | dB     |
| BW                | -3 db Bandwidth<br>(DAT,CLK,RST)                   | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Figure 16                                              | 2.7 to 3.6          |                                 | 475  |      | MHz    |

#### Note:

5. Guaranteed by characterization.

# Capacitance

| Symbol            | Doromotor                                      | Conditions                                      | T <sub>A</sub> =- 40°C to +85°C |      |      | Units  |
|-------------------|------------------------------------------------|-------------------------------------------------|---------------------------------|------|------|--------|
| Symbol            | Parameter                                      | Conditions                                      | Min.                            | Тур. | Max. | Ullits |
| C <sub>IN</sub>   | Control Pin Input Capacitance                  | V <sub>CC</sub> = 0 V                           |                                 | 1.5  |      |        |
| C <sub>OND</sub>  | RST, CLK, DAT On Capacitance <sup>(6)</sup>    | V <sub>CC</sub> = 3.3 V, f = 1 MHz<br>Figure 20 |                                 | 10   | 12   |        |
| C <sub>ONV</sub>  | V <sub>SIM</sub> On Capacitance <sup>(6)</sup> | V <sub>CC</sub> = 3.3 V, f = 1 MHz<br>Figure 20 |                                 | 110  | 150  | pF     |
| C <sub>OFFD</sub> | RST, CLK, DAT Off Capacitance                  | V <sub>CC</sub> = 3.3 V, Figure 19              |                                 | 3    |      |        |
| $C_{OFFV}$        | V <sub>SIM</sub> Off Capacitance               | V <sub>CC</sub> = 3.3 V, Figure 19              |                                 | 40   |      |        |

#### Note:

6. Guaranteed by characterization.



## **Test Diagrams**



Figure 9. On Resistance





 ${
m R_L}$  and  ${
m C_L}$  are functions of the application environment (see tables for specific values).  ${
m C_L}$  includes test fixture and stray capacitance.



Figure 12. Turn-On / Turn-Off Waveforms

Figure 11. AC Test Circuit Load



Figure 13. Propagation Delay



Figure 14. Charge Injection

## Test Diagrams (Continued)



 $R_L$  and  $C_L$  are functions of the application environment (see tables for specific values).  $C_L$  includes test fixture and stray capacitance.

Figure 15. Break-Before-Make Interval Timing





Off isolation = 20 Log (V<sub>OUT</sub> / V<sub>IN</sub>)

Figure 16. Bandwidth

Figure 17. Channel Off Isolation



Figure 18. Non-Adjacent Channel-to-Channel Crosstalk



Figure 19. Channel Off Capacitance

Figure 20. Channel On Capacitance





**OPTION 2** 

SCALE 2:1

## **NOTES:**

- A. PACKAGE DOES NOT FULLY CONFORM TO JEDEC STANDARD.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.
- D DRAWING FILENAME: MKT-UMLP16ArevG.
- E. TERMINAL SHAPE MAY VARY ACCORDING TO PACKAGE SUPPLIER, SEE TERMINAL SHAPE VARIANTS.

**ON Semiconductor** 

**OPTION 1** 

SCALE 2:1





ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and h

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative