### ### Wide-Input, High-Frequency, Triple-Output Supplies with Voltage Monitor and Power-On Reset ### **General Description** The MAX8513/MAX8514 integrate a voltage-mode PWM step-down DC-DC controller and two LDO controllers, a voltage monitor, and a power-on reset for the lowest-cost power-supply and monitoring solution for xDSL modems, routers, gateways, and set-top boxes. The DC-DC controller switching frequency can be set with an external resistor from 300kHz to 1.4MHz, to allow for the optimization of cost, size, and efficiency. For noisesensitive applications, the DC-DC controller can also be synchronized to an external clock, minimizing noise interference. Operation above 1.1MHz reduces noise for high data-rate xDSL applications. An adjustable soft-start and adjustable foldback current limit provide reliable startup and fault protection. The DC-DC controller output voltage can be set externally to a voltage from 1.25V to 5.5V. Current limiting is accomplished by inductor current sensing for improved efficiency, or by an external sense resistor for better accuracy. The MAX8513/MAX8514s' first LDO controller is designed to provide a low-cost, high-current regulated output from 0.8V to 5.5V using an N-channel MOSFET or a low-current output using a low-cost NPN transistor. The MAX8513's second regulator can be used to generate 0.8V to 27V output with a low-cost PNP transistor. Both LDO regulators can operate either from the DC-DC controller output or from a higher voltage derived with a flyback overwinding on the DC-DC converter inductor. The MAX8514's second LDO regulator is designed to provide a negative output with an NPN transistor. A sequence input allows the outputs to either power up together, or for the DC-DC regulator to power up first and each LDO controller to power up in sequence. An input power-fail output (PFO) is provided for input power-fail warning, such as in dying-gasp applications. A power-on reset circuit with a 140ms delay is also included to indicate when all outputs have achieved regulation and stabilized. #### **Applications** xDSL, Cable, ISDN Modems, and Routers Wireless Routers Set-Top Boxes Automotive Dashboard Electronics Pin Configurations appear at end of data sheet. #### **Features** - ◆ Low-Cost DC-DC Controller with Two LDOs - Wide Input Range: 4.5V to 28V - ♦ 300kHz to 1.4MHz Adjustable Switching Frequency - ♦ Low Noise for High Data-Rate xDSL Applications - **♦** Synchronizable to External Clock - ◆ Adjustable Soft-Start - ♦ Lossless Adjustable Foldback Current Limit - ♦ Power-On Reset with 140ms Delay - ◆ Adjustable Input Power-Fail Warning for Dying Gasp - ♦ Selectable Output-Voltage Sequencing or **Output-Voltage Tracking** ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |------------|-----------------|-------------| | MAX8513EEI | -40°C to +85°C | 28 QSOP | | MAX8514EEI | -40°C to +85°C | 28 QSOP | | MAX8514AEI | -40°C to +125°C | 28 QSOP | #### **Functional Diagram** MIXIM Maxim Integrated Products 1 ### **ABSOLUTE MAXIMUM RATINGS** | | 0.3V to +30V | |----------------------------|-----------------------------------------------| | | 0.3V to (V <sub>SUP2</sub> + 0.3V) | | DRV3N to GND( | VSUP3N - 28V) to (VSUP3N + 0.3V) | | FREQ, PFI, PFO, POR, SUP3N | , SYNC/EN, | | CSP, CSN to GND | 0.3V to +6V | | VL to GND0.3V to | the lesser of (V <sub>IN</sub> + 0.3V) or +6V | | COMP1, FB1, FB2, FB3P, FB3 | N, REF, ILIM, | | SS, SEQ to GND | 0.3V to $(V_{VL} + 0.3V)$ | | | 0.3V to +6V | | DL to PGND | 0.3V to (V <sub>PVL</sub> + 0.3V) | | BST to LX | 0.3V to +6V | | DH to LX | 0.3V to (V <sub>BST</sub> + 0.3V) | | | | | PGND to GND | Continuous | |------------------------------------------------------------------------------------------|-------------| | Continuous Power Dissipation (T <sub>A</sub> = +70°C 28-Pin QSOP (derate 10.8mW/°C above | | | Operating Temperature Range | 1000 . 0500 | | MAX8513EEI, MAX8514EEI | | | MAX8514AEI | | | Junction Temperature | | | Storage Temperature Range | | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k\Omega$ , $T_A = 0^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-------| | GENERAL | • | | | | | • | | IN Operating Dange | | | 5.5 | | 28.0 | V | | IN Operating Range | | IN = VL | 4.5 | | 5.5 | V | | IN Supply Current | | V <sub>FB1</sub> = 1.3V, V <sub>FB2</sub> = V <sub>FB3</sub> = 1.0V, does not include switching current to PVL and BST, SYNC/EN = VL | | 2.6 | 3.2 | mA | | IN Shutdown Current | | $V_{SYNC/EN} = 0$ , $R_{FREQ} = 50k\Omega$ | | 200 | 300 | μΑ | | VL REGULATOR | | | | | | | | VL Output Voltage | | $V_{IN}$ = 6V to 28V, $I_{VL}$ = 0.1mA to 40mA | 4.75 | 5 | 5.25 | V | | VL Dropout Voltage | | From IN to VL, $V_{IN} = 5V$ , $I_{VL} = 40mA$ | | | 560 | mV | | VL Line Regulation | | $V_{IN} = 6V$ to 28V, $I_{VL} = 5mA$ | | 0.05 | | % | | VL Undervoltage Threshold | | VL rising, V <sub>HYST</sub> = 675mV (typ) | 3.6 | | 4.2 | V | | OUT1 (BUCK CONVERTER) | | | | | | | | Output Voltage Range | V <sub>OUT1</sub> | (Note 1) | 1.25 | | 5.50 | V | | FB1 Regulation Threshold | V <sub>FB1</sub> | | 1.234 | 1.25 | 1.259 | V | | Error-Amplifier Open-Loop<br>Voltage Gain | Avol | | 65 | 90 | | dB | | FB1 Input Bias Current | I <sub>FB1_BIAS</sub> | $V_{FB1} = 1.3V$ | -200 | +10 | +200 | nA | | Error-Amplifier Gain Bandwidth | | | | 25 | | MHz | | DH Output-Resistance High | R <sub>DH_HIGH</sub> | | | 1.5 | 2.55 | Ω | | DH Output-Resistance Low | R <sub>DH_LOW</sub> | | | 1.2 | 2.1 | Ω | | DL Output-Resistance High | R <sub>DL_</sub> HIGH | | | 2.5 | 5 | Ω | | DL Output-Resistance Low | R <sub>DL_LOW</sub> | | | 0.7 | 1.3 | Ω | | Driver Dead Time | t <sub>dt</sub> | Starts from $V_{DL} = 1V$ or $(V_{DH} - V_{LX}) = 1V$ | | 50 | | ns | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k\Omega, \textbf{T_A} = \textbf{0}^{\circ}\textbf{C}$ to +85°C, unless otherwise noted. Typical values are at $T_{A} = +25^{\circ}C$ .) | PARAMETER | SYMBOL | CONE | DITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------------|----------------------------------------------------------|----------------------------------|-------|-------|-------|-----------------| | | | VILIM = 2.00V, VCSN | = 0 to 5.5V | 246 | 275 | 300 | | | Current-Limit Threshold (Positive) | Vcs | VILIM = 0.50V, VCSN | = 0 to 5.5V | 50 | 67 | 81 | mV | | | | VILIM = VVL, VCSN = | 0 to 5.5V | 151 | 170 | 188 | | | | | VILIM = 2.00V, VCSN | = 0 to 5.5V | -333 | -272 | -199 | | | Current-Limit Threshold (Negative) | Vcs | VILIM = 0.50V, VCSN | = 0 to 5.5V | -90 | -67 | -42 | mV | | (Negative) | | V <sub>ILIM</sub> = V <sub>VL</sub> , V <sub>CSN</sub> = | 0 to 5.5V | -210 | -166 | -122 | | | CSP and CSN Bias Current | | V <sub>CSP</sub> = V <sub>CSN</sub> = 0 to | 5.5V | -120 | | +135 | μΑ | | ILIM Bias Current | | V <sub>ILIM</sub> = 1.25V | | -5.3 | -5 | -4.7 | μΑ | | SS Soft-Start Charge Current | | V <sub>SS</sub> = 0.6V | | 15 | 25 | 35 | μΑ | | Soft-Start Discharge Resistance | | | | | 100 | 200 | Ω | | LX, BST, PVL Leakage Current | | $V_{LX} = V_{IN} = 28V, V_{BS}$<br>$V_{SYNC/EN} = 0$ | ST = 33V, V <sub>PVL</sub> = 5V, | | 0.03 | 20 | μΑ | | FB1 Power-On Reset Threshold | | | | 1.08 | 1.125 | 1.20 | V | | OUT2 (POSITIVE LDO) | | | | | | | | | SUP2 Operating Range | V <sub>SUP2</sub> | (Note 1) | | 4.5 | | 28.0 | V | | DRV2 Clamp Voltage | V <sub>DRV2</sub> | $V_{FB2} = 0.75V$ | | 7.75 | | 9.00 | V | | SUP2 Supply Current | | | | | 160 | 300 | μΑ | | SUP2 Shutdown Supply Current | | V <sub>SYNC/EN</sub> = 0 | | | 3 | 10 | μΑ | | FB2 Regulation Voltage | V <sub>FB2</sub> | | | 0.784 | 0.80 | 0.808 | V | | FB2 Input Bias Current | IFB2_BIAS | $V_{FB2} = 0.75V$ | | | 0.01 | 100 | nA | | DRV2 Output Current Limit | | $V_{IN} = 5V, V_{DRV2} = 5V$ | V, V <sub>FB2</sub> = 0.77V | 15 | 30 | | mA | | DRV2 Output Current Limit<br>During Soft-Start | | $V_{IN} = 6V$ , $V_{DRV2} = 5V$ | V, V <sub>FB2</sub> = 0.70V | 8 | 10 | 12 | mA | | FB2 Power-On Reset Threshold | | | | 0.690 | 0.720 | 0.742 | V | | FB2 to DRV2 Transconductance | G <sub>C2</sub> | $I_{DRV2} = +250\mu A, -25$ | ΟμΑ | 0.12 | 0.2 | 0.36 | S | | OUT3P (POSITIVE PNP LDO) (MA | X8513 ONL | Y) | | | | | | | DRV3P Operating Range | V <sub>DRV3P</sub> | | | 1 | | 28 | V | | FB3P Regulation Voltage | | V <sub>DRV3P</sub> = 5V, I <sub>DRV3P</sub> | = 1mA | 0.790 | 0.803 | 0.816 | V | | FB3P to DRV3P Large-Signal Transconductance | G <sub>C3P</sub> | $V_{DRV3P} = 5V$ , $I_{DRV3P} = 0.5$ mA to 5mA | | 0.38 | 0.6 | 1.1 | S | | Feedback Input Bias Current | | V <sub>FB3P</sub> = 0.75V | | | 0.01 | 100 | nA | | Driver Sink Current | | V=pop = 0.75V | DRV3P = 2.5V | 15 | 35 | | m ^ | | Driver Sink Current | | $V_{FB3P} = 0.75V$ | DRV3P = 4.0V | | 40 | | mA | | FB3P POR Threshold | | · · | | 0.690 | 0.720 | 0.742 | V | | FB3P Soft-Start Period | | | | | 1312 | | Clock<br>Cycles | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k \Omega, \textbf{T_A} = \textbf{0}^{\circ} \textbf{C} \textbf{ to +85}^{\circ} \textbf{C}, \text{ unless otherwise noted. Typical values are at } T_{A} = +25^{\circ} \textbf{C}.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------|------------------|---------------------------------------------------------------------------------------------|-----------------|------|------------------|----------------------|--| | OUT3N (NEGATIVE NPN LDO C | ONTROLLER) | ) (MAX8514 ONLY) | | | | | | | SUP3N Operating Range | | (Note 1) | 1.5 | | 5.5 | V | | | DRV3N Operating Range | | (Note 1) | VSUP3N<br>- 21V | | VSUP3N<br>- 1.5V | V | | | SUP3N Supply Current | | V <sub>DRV3N</sub> = 1.5V, V <sub>SUP3N</sub> = 3.5V,<br>I <sub>DRV3N</sub> = -1mA (source) | | 1.1 | 2 | mA | | | FB3N Regulation Voltage | | V <sub>DRV3N</sub> = 1.5V, V <sub>SUP3N</sub> = 3.5V,<br>I <sub>DRV3N</sub> = -1mA (source) | -20 | -5 | +10 | mV | | | FB3N to DRV3N Large-Signal Transconductance | G <sub>C3N</sub> | V <sub>DRV3N</sub> = 0, I <sub>DRV3N</sub> = -0.5mA to -5mA (source) | 0.225 | 0.36 | 0.550 | S | | | Feedback Input Bias Current | | V <sub>FB3N</sub> = -100mV | | 60 | 1000 | nA | | | Driver Source Current | | V <sub>FB3N</sub> = 200mV, V <sub>DRV3N</sub> = 0,<br>V <sub>SUP3N</sub> = 3.5V | 13 | 25 | | mA | | | FB3N POR Threshold | | | 450 | 500 | 550 | mV | | | FB3N Soft-Start Period | | | | 2048 | | Clock<br>Cycles | | | REFERENCE | • | | | | | | | | REF Output Voltage | V <sub>REF</sub> | -2μA < I <sub>REF</sub> < +50μA | 1.231 | 1.25 | 1.269 | V | | | OSCILLATOR | | | | | | | | | | | $R_{FREQ} = 10.7 k\Omega \pm 1\%$ from FREQ to GND | 1300 | 1390 | 1460 | | | | Frequency | fS | $R_{FREQ} = 15.0 \text{k}\Omega \pm 1\%$ from FREQ to GND | 933 | 985 | 1040 | kHz | | | | | R <sub>FREQ</sub> = $50.0$ k $Ω$ ±1% from FREQ to GND | 260 | 290 | 324 | | | | FREQ Resistance-Frequency Product | | | | 15.0 | | $MHz \times k\Omega$ | | | Mayiray va Duty Cyala | | $R_{FREQ} = 10.7 k\Omega \pm 1\%$ from FREQ to GND | 77 | 83 | 91 | | | | Maximum Duty Cycle (Measured at DH Pin) | | $R_{FREQ} = 15.0 k\Omega \pm 1\%$ from FREQ to GND | 80 | 87 | 95 | % | | | (Modeland at 2111 m) | | $R_{FREQ} = 50.0 k\Omega \pm 1\%$ from FREQ to GND | 93 | 96 | 99 | | | | Minimum On-Time<br>(Measured at DH Pin) | | $R_{FREQ} = 10.7 k\Omega \pm 1\%$ from FREQ to GND | | 20 | 62 | ns | | | SYNC/EN Pulse Width | | Low or high (Note 1) | 200 | | | ns | | | SYNC/EN Frequency Range | | SYNC/EN input frequency needs to be within ±30% of the value set at the FREQ pin (Note 1) | 200 | | 1850 | kHz | | | SYNC/EN Input Voltage, High | | | 2.4 | | | V | | | SYNC/EN Input Voltage, Low | | | | | 0.8 | V | | | SYNC/EN Input Current | | VSYNC/EN = 0 to 5.5V | -1 | | +1 | μΑ | | ! \_\_\_\_\_\_ N/IXI/N ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k \Omega, \textbf{T_A} = \textbf{0}^{\circ} \textbf{C} \textbf{ to +85}^{\circ} \textbf{C}, \text{ unless otherwise noted. Typical values are at } T_{A} = +25^{\circ} C.)$ | PARAMETER | SYMBOL | CONDITIO | NS | MIN | TYP | MAX | UNITS | |-----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------|-------|------|-------| | SEQ, PFI, PFO, POR | • | | | | | | | | SEQ Input-Voltage High | | | | 2.4 | | | V | | SEQ Input-Voltage Low | | | | | | 0.8 | V | | SEQ Input Current | | V <sub>SEQ</sub> = 0 to V <sub>V</sub> L | | | 1 | 10 | μΑ | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $\overline{IPOR} = 1.6 \text{mA}$ | | 10 | 200 | | | POR Output-Voltage Low | | I VERSIN, OUL-OF-I Edulation I | $I_{\overline{POR}} = 0.1 \text{mA},$<br>$V_{IN} = 1.0 \text{V}$ | | 20 | 200 | mV | | POR Output Leakage Current | | V <sub>FB1</sub> , V <sub>FB2</sub> , and V <sub>FB3P</sub> or V <sub>FB3N</sub> , in-<br>regulation | | | 0.001 | 1 | μΑ | | POR Power-Ready Delay Time | | From V <sub>FB1</sub> , V <sub>FB2</sub> , and V <sub>FB3P</sub> or V <sub>FB3N</sub> , in-<br>regulation to POR = high impedance | | 140 | 315 | 560 | ms | | PFI Input Threshold | | Falling, V <sub>HYST</sub> = 20mV | | 1.20 | 1.22 | 1.25 | V | | PFI Input Bias Current | | V <sub>PFI</sub> = 1.0V | | | 0.1 | 100 | nA | | | | | $\overline{IPFO} = 1.6mA$ | | 20 | 200 | | | PFO Output-Voltage Low | | PFI = 1.1V | $I\overline{PFO} = 0.1\text{mA},$<br>$V_{IN} = 1.0\text{V}$ | | 10 | 200 | mV | | PFO Output Leakage Current | | PFI = 1.4V, <del>PFO</del> = 5V | | | 0.001 | 1 | μΑ | | THERMAL PROTECTION | • | • | | | | | • | | Thermal Shutdown | | Junction temperature risir | Junction temperature rising +170 | | | °C | | | Thermal-Shutdown Hysteresis | | | | | 25 | | °C | #### **ELECTRICAL CHARACTERISTICS** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k\Omega, T_A = -40 °C to +125 °C (Note 2), unless otherwise noted.)$ | PARAMETER | SYMBOL | BOL CONDITIONS | | MAX | UNITS | |---------------------------|--------|--------------------------------------------------------------------------------------------------|------|------|-------| | GENERAL | | | | | | | IN Operation Depart | | | 5.5 | 28.0 | \/ | | IN Operating Range | | IN = VL | 4.5 | 5.5 | V | | IN Supply Current | | VFB1 = 1.3V, VFB2 = VFB3 = 1.0V, does not include switching current to PVL and BST, SYNC/EN = VL | | 3.2 | mA | | IN Shutdown Current | | $V_{SYNC/EN} = 0$ , $R_{FREQ} = 50k\Omega$ | | 300 | μΑ | | VL REGULATOR | | | | | | | VL Output Voltage | | $V_{IN}$ = 6V to 28V, $I_{VL}$ = 0.1mA to 40mA | 4.75 | 5.25 | V | | VL Dropout Voltage | | From IN to VL, V <sub>IN</sub> = 5V, I <sub>VL</sub> = 40mA | | 610 | mV | | VL Undervoltage Threshold | | VL rising, V <sub>HYST</sub> = 675mV (typ) | 3.6 | 4.2 | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k\Omega, T_A = -40 °C to +125 °C (Note 2), unless otherwise noted.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | |------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------|-------|-------|-------| | OUT1 (BUCK CONVERTER) | • | | • | | | | Output Voltage Range | V <sub>OUT1</sub> | (Note 1) | 1.25 | 5.50 | V | | FB1 Regulation Threshold | V <sub>FB1</sub> | | 1.225 | 1.265 | V | | Error-Amplifier Open-Loop<br>Voltage Gain | Avol | | 65 | | dB | | FB1 Input Bias Current | I <sub>FB1_BIAS</sub> | V <sub>FB1</sub> = 1.3V | -200 | +200 | nA | | DH Output-Resistance High | R <sub>DH_HIGH</sub> | | | 2.55 | Ω | | DH Output-Resistance Low | R <sub>DH_LOW</sub> | | | 2.1 | Ω | | DL Output-Resistance High | R <sub>DL_HIGH</sub> | | | 5 | Ω | | DL Output-Resistance Low | R <sub>DL_LOW</sub> | | | 1.3 | Ω | | | | V <sub>ILIM</sub> = 2.00V, V <sub>CSN</sub> = 0 to 5.5V | 243 | 303 | | | Current-Limit Threshold (Positive) | V <sub>CS</sub> | V <sub>ILIM</sub> = 0.50V, V <sub>CSN</sub> = 0 to 5.5V | 49 | 83 | mV | | (FOSITIVE) | | V <sub>ILIM</sub> = V <sub>VL</sub> , V <sub>CSN</sub> = 0 to 5.5V | 147 | 190 | | | | | V <sub>ILIM</sub> = 2.00V, V <sub>CSN</sub> = 0 to 5.5V | -333 | -199 | | | Current-Limit Threshold | V <sub>CS</sub> | V <sub>ILIM</sub> = 0.50V, V <sub>CSN</sub> = 0 to 5.5V | -90 | -42 | mV | | (Negative) | | V <sub>ILIM</sub> = V <sub>VL</sub> , V <sub>CSN</sub> = 0 to 5.5V | -210 | -122 | | | CSP and CSN Bias Current | | $V_{CSP} = V_{CSN} = 0$ to 5.5V | -120 | +135 | μΑ | | ILIM Bias Current | | V <sub>ILIM</sub> = 1.25V | -5.7 | -4.3 | μΑ | | SS Soft-Start Charge Current | | V <sub>SS</sub> = 0.6V | 15 | 35 | μΑ | | Soft-Start Discharge Resistance | | | | 200 | Ω | | LX, BST, PVL Leakage Current | | V <sub>L</sub> X = V <sub>IN</sub> = 28V, V <sub>BST</sub> = 33V, V <sub>PVL</sub> = 5V, V <sub>SYNC/EN</sub> = 0 | | 20 | μΑ | | FB1 Power-On Reset Threshold | | | 1.08 | 1.20 | V | | OUT2 (POSITIVE LDO) | | | | | | | SUP2 Operating Range | V <sub>SUP2</sub> | (Note 1) | 4.5 | 28.0 | V | | DRV2 Clamp Voltage | V <sub>DRV2</sub> | $V_{FB2} = 0.75V$ | 7.75 | 9.00 | V | | SUP2 Supply Current | | | | 300 | μΑ | | SUP2 Shutdown Supply Current | | VSYNC/EN = 0 | | 10 | μΑ | | FB2 Regulation Voltage | V <sub>FB2</sub> | | 0.775 | 0.816 | V | | FB2 Input Bias Current | I <sub>FB2_BIAS</sub> | $V_{FB2} = 0.75V$ | | 150 | nA | | DRV2 Output Current Limit | | V <sub>IN</sub> = 5V, V <sub>DRV2</sub> = 5V, V <sub>FB2</sub> = 0.77V | 12 | | mA | | DRV2 Output Current Limit<br>During Soft-Start | | V <sub>IN</sub> = 6V, V <sub>DRV2</sub> = 5V, V <sub>FB2</sub> = 0.70V | 8 | 12 | mA | | FB2 Power-On Reset Threshold | | | 0.690 | 0.742 | V | | FB2 to DRV2 Transconductance | G <sub>C2</sub> | I <sub>DRV2</sub> = +250μA, -250μA | 0.11 | 0.41 | S | 6 \_\_\_\_\_\_\_ NIXI/N ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k\Omega, \textbf{T_A} = -40 ^{\circ}\textbf{C} \text{ to } +125 ^{\circ}\textbf{C} \text{ (Note 2), unless otherwise noted.)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS | |---------------------------------------------|--------------------|---------------------------------------------------------------------------------------------|-----------------|------------------------------|-------| | OUT3P (POSITIVE PNP LDO) (M | 1AX8513 ONL | Y) | · | | | | DRV3P Operating Range | V <sub>DRV3P</sub> | | 1 | 28 | V | | FB3P Regulation Voltage | | V <sub>DRV3P</sub> = 5V, I <sub>DRV3P</sub> = 1mA | 0.780 | 0.820 | V | | FB3P to DRV3P Large-Signal Transconductance | G <sub>C3P</sub> | V <sub>DRV3P</sub> = 5V, I <sub>DRV3P</sub> = 0.5mA to 5mA | 0.3 | 1.4 | S | | Feedback Input Bias Current | | V <sub>FB3P</sub> = 0.75V | | 100 | nA | | Driver Sink Current | | V <sub>FB3P</sub> = 0.75V DRV3P = 2.5V | 15 | | mA | | FB3P POR Threshold | | | 0.690 | 0.742 | V | | OUT3N (NEGATIVE NPN LDO C | ONTROLLER | (MAX8514 ONLY) | | | | | SUP3N Operating Range | | (Note 1) | 1.5 | 5.5 | V | | DRV3N Operating Range | | (Note 1) | VSUP3N<br>- 21V | V <sub>SUP3N</sub><br>- 1.5V | V | | SUP3N Supply Current | | V <sub>DRV3N</sub> = 1.5V, V <sub>SUP3N</sub> = 3.5V,<br>I <sub>DRV3N</sub> = -1mA (source) | | 2 | mA | | FB3N Regulation Voltage | | V <sub>DRV3N</sub> = 1.5V, V <sub>SUP3N</sub> = 3.5V,<br>I <sub>DRV3N</sub> = -1mA (source) | -20 | +10 | mV | | FB3N to DRV3N Large-Signal Transconductance | G <sub>C3N</sub> | $V_{DRV3N} = 0$ , $I_{DRV3N} = -0.5$ mA to -5mA (source) | 0.225 | 0.550 | S | | Feedback Input Bias Current | | V <sub>FB3N</sub> = -100mV | | 1500 | nA | | Driver Source Current | | $V_{FB3N} = 200 \text{mV}, V_{DRV3N} = 0, V_{SUP3N} = 3.5 \text{V}$ | 13 | | mA | | FB3N POR Threshold | | | 450 | 550 | mV | | REFERENCE | | | | | | | REF Output Voltage | V <sub>REF</sub> | -2μA < I <sub>REF</sub> < +50μA | 1.22 | 1.27 | V | | OSCILLATOR | | | | | | | | | $R_{FREQ} = 10.7 k\Omega \pm 1\%$ from FREQ to GND | 1300 | 1500 | | | Frequency | fs | $R_{FREQ} = 15.0 k\Omega \pm 1\%$ from FREQ to GND | 917 | 1070 | kHz | | | | $R_{FREQ} = 50.0k\Omega \pm 1\%$ from FREQ to GND | 250 | 335 | | | | | $R_{FREQ} = 10.7 k\Omega \pm 1\%$ from FREQ to GND | 77 | 91 | | | Maximum Duty Cycle<br>(Measured at DH Pin) | | $R_{FREQ} = 15.0k\Omega \pm 1\%$ from FREQ to GND | 80 | 95 | % | | (Measured at DITT III) | | $R_{FREQ} = 50.0 k\Omega \pm 1\%$ from FREQ to GND | 93 | 99 | | | Minimum On-Time<br>(Measured at DH Pin) | | R <sub>FREQ</sub> = 10.7kΩ ±1% from FREQ to GND | | 62 | ns | | SYNC/EN Pulse Width | | Low or high (Note 1) | 200 | | ns | | SYNC/EN Frequency Range | | SYNC/EN input frequency needs to be within ±30% of the value set at the FREQ pin (Note 1) | 200 | 1850 | kHz | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{IN} = V_{LX} = V_{SUP2} = 12V, V_{PVL} = V_{BST} - V_{LX} = V_{DRV3P} = 5V, V_{SUP3N} = 3.3V, V_{DRV3N} = -5V, C_{VL} = 4.7 \mu F, C_{REF} = 0.22 \mu F, R_{FREQ} = 15.0 k\Omega, T_A = -40 ^C to +125 ^C (Note 2), unless otherwise noted.)$ | PARAMETER | SYMBOL | CONDITIO | NS | MIN | MAX | UNITS | |-----------------------------------------------|--------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------|------|------|-------| | SYNC/EN Input-Voltage High | | | | 2.4 | | V | | SYNC/EN Input-Voltage Low | | | | | 0.8 | V | | SYNC/EN Input Current | | $V_{SYNC/EN} = 0 \text{ to } 5.5V$ | | -1 | +1 | μΑ | | SEQ, PFI, $\overline{PFO}$ , $\overline{POR}$ | | | | | | | | SEQ Input-Voltage High | | | | 2.4 | | V | | SEQ Input-Voltage Low | | | | | 0.8 | V | | SEQ Input Current | | $V_{SEQ} = 0$ to $V_{VL}$ | | | 10 | μΑ | | | | ., ., ., | $\overline{IPOR} = 1.6$ mA | | 200 | | | POR Output-Voltage Low | | I VERBI OUI-OI-LEGUIATION I | $I_{\overline{POR}} = 0.1 \text{mA},$<br>$V_{IN} = 1.0 \text{V}$ | | 200 | mV | | POR Output Leakage Current | | VFB1, VFB2, and VFB3P or VFB3N, in-<br>regulation | | | 1 | μA | | POR Power-Ready Delay Time | | From V <sub>FB1</sub> , V <sub>FB2</sub> , and V <sub>FE</sub> regulation to POR = high | | 140 | 560 | ms | | PFI Input Threshold | | Falling, V <sub>HYST</sub> = 20mV | | 1.20 | 1.25 | V | | PFI Input Bias Current | | V <sub>PFI</sub> = 1.0V | | | 300 | nA | | PFO Output-Voltage Low | | | IPFO = 1.6mA | | 200 | | | | | PFI = 1.1V | $I_{\overline{PFO}} = 0.1 \text{mA},$<br>$V_{IN} = 1.0 \text{V}$ | | 200 | mV | | PFO Output Leakage Current | | PFI = 1.4V, PFO = 5V | | | 1 | μΑ | Note 1: Guaranteed by design, not production tested. Note 2: Specifications to -40°C are guaranteed by design, not production tested. ### **Typical Operating Characteristics** (Circuit of MAX8513 evaluation kit, $V_{IN} = 12V$ , $T_A = +25$ °C, $f_S = 1.4$ MHz, unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of MAX8513 evaluation kit, $V_{IN} = 12V$ , $T_A = +25$ °C, $f_S = 1.4$ MHz, unless otherwise noted.) ### Typical Operating Characteristics (continued) (Circuit of MAX8513 evaluation kit, $V_{IN} = 12V$ , $T_A = +25^{\circ}C$ , $f_S = 1.4$ MHz, unless otherwise noted.) ### **Pin Description** | PIN<br>NAME | MAX8513 | MAX8514 | FUNCTION | |-------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PFI | 1 | 1 | Power-Fail Input. Connect PFI to an external resistive-divider between IN, PFI, and GND. PFI senses V <sub>IN</sub> to detect voltage failure. Trip falling threshold at this input is 1.22V, with 20mV of hysteresis. | | PFO | 2 | 2 | Power-Fail Output. Open-drain output that goes low if V <sub>PFI</sub> < 1.22V. | | DH | 3 | 3 | OUT1 High-Side Gate-Drive Output. DH drives the high-side N-channel MOSFET (Q1 in the <i>Typical Applications Circuits</i> ). DH is a floating driver output that swings from LX to BST. | | LX | 4 | 4 | OUT1 High-Side Driver Return Path. The high-side FET driver uses BST and LX for its respective high and low-side supplies. | | BST | 5 | 5 | OUT1 Boost Capacitor Connection for High-Side Gate Drive. Connect a 0.1µF ceramic capacitor from BST to LX with a less than 5mm trace length. | | DL | 6 | 6 | OUT1 Low-Side Gate-Drive Output. DL drives the low-side N-channel MOSFET (Q2 in the <i>Typical Applications Circuits</i> ). DL swings from 0 to V <sub>PVL</sub> . | | PVL | 7 | 7 | OUT1 Gate-Drive Supply Bypass Connection. Connect PVL to VL through a $10\Omega$ resistor (R15), and bypass PVL to PGND with a minimum $1\mu$ F capacitor (C1). | | PGND | 8 | 8 | Power-Ground Connection and Low-Side Supply for DI Driver | | VL | 9 | 9 | Internal +5V Linear-Regulator Bypass Pin. Bypass VL to GND with a minimum $2.2\mu F$ ceramic capacitor (C10) and 5mm or less of trace length. VL should be connected to IN when $V_{IN} < 5.5V$ . | | COMP1 | 10 | 10 | OUT1 Compensation Node. See the OUT1 Compensation section. | | FB1 | 11 | 11 | OUT1 Feedback Input. Connect a resistive-divider (R1, R2) from OUT1 to FB1 to GND to regulate FB1 at 1.25V. | | FREQ | 12 | 12 | Oscillator Frequency-Set Input. A resistor from FREQ to GND sets the oscillator frequency from 300kHz to 1.4MHz (f = 15MHz x k $\Omega$ / RFREQ). RFREQ is still required if an external clock is used at SYNC/EN, and the SYNC/EN input frequency should be within $\pm 30\%$ of the frequency set by RFREQ. | | REF | 13 | 13 | 1.25V Reference Output. Connect a 0.1µF or larger ceramic capacitor (C9) from REF to GND. | | GND | 14 | 14 | Analog/Signal Ground | | FB2 | 15 | 15 | OUT2 Feedback Input. Connect a resistive-divider (R5, R6) from OUT2 to FB2 to GND to regulate FB2 to 0.8V. | | DRV2 | 16 | 16 | OUT2 Gate Drive. DRV2 connects to the gate of an external N-channel MOSFET to form a positive linear voltage regulator. | | SUP2 | 17 | 17 | Supply Input for DRV2. Connect to a voltage source of at least 1V above the maximum desired DRV2 gate voltage. | ### **Pin Description (continued)** | | | | Fin bescription (continued) | |-------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN<br>NAME | MAX8513 | MAX8514 | FUNCTION | | SEQ | 18 | 18 | Connect to VL for output tracking. Connect to GND for output staggered sequence. Staggered sequence ramps up V <sub>OUT2</sub> and V <sub>OUT3</sub> softly to avoid glitches on the previous voltage due to charging of the LDO's output capacitors. | | SYNC/EN | 19 | 19 | Shutdown Control and Synchronization Input. There are three operating modes: When SYNC/EN is low, the controller is off but the VL regulator is still running. When SYNC/EN is high, the controller is enabled with the switching frequency set by RFREQ. When SYNC/EN is driven by an external clock, the controller is enabled and switches at the external clock frequency. | | N.C. | 20 | _ | No Connection. Not internally connected. Connect to GND or leave floating. | | SUP3N | _ | 20 | OUT3N Base-Drive Supply. Connect SUP3N to any positive voltage between 1.5V and 5.5V to provide power for the negative linear-regulator transistor driver. | | DRV3P | 21 | _ | OUT3P Base Drive. Connect DRV3P to the base of an external PNP pass transistor to form a positive linear voltage regulator. | | DRV3N | _ | 21 | OUT3N Base Drive. Connect DRV3N to the base of an external NPN pass transistor to form a negative linear voltage regulator. | | IN | 22 | 22 | Main Voltage Input (4.5V to 28V). Bypass IN to GND, close to the IC, with a minimum 1μF ceramic capacitor (C2). IN powers the linear regulator whose output is VL. | | POR | 23 | 23 | Power-On Reset. Open-drain output that goes high after all outputs reach the regulation limit and a 315ms delay time has elapsed. | | FB3P | 24 | _ | OUT3P Feedback Input. FB3P is referenced to 0.8V and connects to a resistive-divider (R13, R14) to control a positive linear voltage regulator. | | FB3N | _ | 24 | OUT3N Feedback Input. Connect a resistive-divider (R13, R14) from OUT1 to FB3N to OUT3N to regulate FB3N to 0V. | | ILIM | 25 | 25 | ILIM Set Input. Connect a resistive-divider (R17, R18) from OUT1 to ILIM to GND. See the <i>Current Limit</i> section. | | CSP | 26 | 26 | Positive Current-Sense Input. Used to detect OUT1 current limit. | | CSN | 27 | 27 | Negative Current-Sense Input. Used to detect OUT1 current limit. | | SS | 28 | 28 | Analog Soft-Start Control Input. This pin goes into the positive input of the VOUT1's error amplifier. When the MAX8513/MAX8514 are turned on, SS is at GND and charges up to 1.25V with a constant 25µA. Connect a capacitor (C13) from SS to GND for the desired soft-start time. | Figure 1. MAX8513 Functional Diagram 14 \_\_\_\_\_\_ *NIXIN* Figure 2. MAX8514 Functional Diagram ### **Detailed Description** The MAX8513/MAX8514 combine a step-down DC-DC converter and two LDOs, providing three output voltages for xDSL modem and set-top box applications. The switching frequency is set with an external resistor connected from the FREQ pin to GND, and is adjustable from 300kHz to 1.4MHz. The main stepdown DC-DC controller operates in a voltage-mode, pulse-width-modulation (PWM) control scheme. The MAX8513/MAX8514 include two low-cost LDO controllers capable of delivering current from the DC-DC main output, an extra winding, the input, or from an alternate supply voltage. The first LDO controller drives an external NMOS or NPN with a maximum drive of 7.75V. The second LDO controller provides either a positive 0.8V to 27V output using an external PNP pass device, or a negative -1V to -18V output with an external NPN pass device. #### **DC-DC Controller** The MAX8513/MAX8514 step-down DC-DC converters use a PWM voltage-mode control scheme. An internal high-bandwidth (25MHz) operational amplifier is used as an error amplifier to regulate the output voltage. The output voltage is sensed and compared with an internal 1.25V reference to generate an error signal. The error signal is then compared with a fixed-frequency ramp by a PWM comparator to give the appropriate duty cycle to maintain output-voltage regulation. At the rising edge of the internal clock and when DL (the lowside MOSFET gate drive) is at 0V, the high-side MOSFET turns on. When the ramp voltage reaches the error-amplifier output voltage, the high-side MOSFET latches off until the next clock pulse. During the highside MOSFET on-time, current flows from the input through the inductor to the output capacitor and load. At the moment the high-side MOSFET turns off, the energy stored in the inductor during the on-time is released to support the load. The inductor current ramps down through the low-side MOSFET body diode. After a fixed delay, the low-side MOSFET turns on to shunt the current from its body diode for a lower voltage drop to increase the efficiency. The low-side MOSFET turns off at the rising edge of the next clock pulse, and when its gate voltage discharges to zero, the high-side MOSFET turns on after an additional fixed delay and another cycle starts. The MAX8513/MAX8514 operate in forced-PWM mode, so even under light load the controller maintains a constant switching frequency to minimize noise and possible interference with system circuitry. #### **Current Limit** The MAX8513/MAX8514s' switching regulator senses the inductor current either through the DC resistance of the inductor itself for lossless sensing, or through a series resistor for more accurate sensing. When using the DC resistance of the inductor, an RC filter circuit is needed (see R19, R20, and C14 of the Typical Applications Circuits and the Current-Limit Setting section). When peak voltage across the sensing circuit (which occurs at the peak of the inductor current) exceeds the current-limit threshold set by ILIM, the controller turns off the high-side MOSFET and turns on the low-side MOSFET. The inductor current ramps down and DH turns on again if the inductor current is below the current-limit threshold at the next clock pulse. The MAX8513/MAX8514 current-limit threshold can be set by two external resistors to be proportional to the output voltage with an adjustable offset level, providing foldback current-limit and short-circuit protection. This feature greatly reduces power dissipation and prevents overheating of external components during an indefinite short-circuit at the output. See the Foldback Current Limit section for how to set ILIM with external resistors. The current-limit threshold defaults to 170mV when ILIM is connected to VL, and in this case, the current limit functions as a constant current limit only. The LDO controllers do not have current limit and rely on input current limit for protection. #### Synchronous-Rectifier Driver (DL) Synchronous rectification reduces the conduction loss in the rectifier by replacing the normal Schottky catch diode with a low-on-resistance MOSFET switch. The MAX8513/MAX8514 also use the synchronous rectifier to ensure proper startup of the boost gate-drive circuit. #### **High-Side Gate-Drive Supply (BST)** A flying-capacitor boost circuit (see D1 and C3 in the *Typical Applications Circuits*) generates the gate-drive voltage for the high-side N-channel MOSFET. On startup, the synchronous rectifier (low-side MOSFET, Q2) forces LX to ground and charges the boost capacitor (C3) to V<sub>VL</sub> - V<sub>DIODE</sub>. On the second half-cycle, the controller turns on the high-side MOSFET by closing an internal switch between BST and DH. This boosts the voltage at BST to V<sub>VL</sub> - V<sub>DIODE</sub> + V<sub>IN</sub>, providing the necessary gate-to-source voltage to turn on the high-side N-channel MOSFET. #### **Internal 5V Linear Regulator** All MAX8513/MAX8514 functions (except for the positive output LDO with an NFET or NPN, and the negative LDO on the MAX8514) are powered from the on-chip low-dropout 5V regulator with its input connected to IN. Bypass the regulator's output (VL) with a $2.2\mu F$ or greater ceramic capacitor. The V<sub>IN</sub> to V<sub>VL</sub> dropout voltage is typically 350mV, so when V<sub>IN</sub> is greater than 5.5V, V<sub>VL</sub> is typically 5V. If V<sub>IN</sub> is between 4.5V and 5.5V, short VL to IN. #### **Undervoltage Lockout** If V<sub>VL</sub> drops below 3.8V, the MAX8513/MAX8514 assume that the supply voltage is too low to make valid decisions. When this happens, the undervoltage lockout (UVLO) circuitry inhibits switching, forces POR and PFO low, and forces DL and DH gate drivers low. After V<sub>VL</sub> rises above 3.9V, the controller powers up the outputs (see the *Startup* section). #### Startup The MAX8513/MAX8514 start switching when V<sub>V</sub>L rises above the 3.9V UVLO threshold. However, the controller is not enabled unless all three of the following conditions are met: - 1) V<sub>VL</sub> exceeds the 3.9V UVLO threshold. - The internal reference exceeds 90% of its nominal value. - 3) The thermal limit is not exceeded. Once the MAX8513/MAX8514 assert the internal enable signal, the step-down controller starts switching and enables soft-start. The soft-start circuitry gradually ramps up to the reference voltage to control the rate-of-rise of the step-down controller and reduce input surge currents. The soft-start period is determined by the value of the capacitor from SS to GND (C13 in the *Typical Applications Circuits*). SS sources a constant 25µA to charge the soft-start capacitor to 1.25V. #### **Output-Voltage Sequencing** The MAX8513/MAX8514 can power up in either staggered-output sequencing or output tracking. For staggered-output sequencing, connect SEQ to GND. In this configuration, V<sub>OUT1</sub> comes up first. When it reaches 90% of the nominal regulated value, V<sub>OUT2</sub> is softly turned on. Once V<sub>OUT2</sub> reaches 90% of its nominal regulated value, V<sub>OUT3</sub> is softly turned on. Individual soft-start on OUT2 and OUT3 eliminates glitches on the previous stages due to the charging of output capacitors. See the *Typical Operating Characteristics* section for the startup and staggered-output-sequence waveforms. #### **Output-Voltage Tracking** When SEQ is connected to VL, all outputs rise up at the same time and the external series pass transistors are driven fully on until reaching the respective regulation limits. Since the LDOs are powered from the main DC-DC step-down converter, either directly or through a coupled winding on the inductor, their outputs track the DC-DC step-down output (OUT1). See the *Typical Operating Characteristics* section for the startup output-tracking waveforms. #### **Power-On Reset** The MAX8513/MAX8514 provide a power-on-reset (POR) signal, which goes high 315ms after all outputs reach 90% of their nominal regulated value. Therefore, by the time POR goes high, all outputs are already stabilized at nominal regulated voltages. See the *Typical Operating Characteristics* section for the POR waveforms. #### Input Power-Fail (PFI and PFO) The MAX8513/MAX8514 have a built-in comparator to detect the input voltage with an external resistive-divider at PFI, with a threshold of 1.22V. When the input voltage drops and trips this comparator, the power-fail output (PFO) goes low, while all outputs are still within regulation limits. This is typically used for input power-fail warning for orderly system shutdown. The amount of warning time depends on the input storage capacitor, the input PFI trip voltage level, the main step-down output voltage, the total output power, and the efficiency. See the *Design Procedure* section for how to calculate the input capacitor to meet the required warning time. #### **Enable and Synchronization** The MAX8513/MAX8514 can be turned on with logic high, and off with logic low at SYNC/EN. When SYNC/EN is driven with an external clock, the internal oscillator synchronizes the rising edge of the clock at SYNC/EN to DH going high. When being driven by a synchronization clock signal at SYNC/EN, the controller synchronizes to the external clock within two cycles. The frequency at SYNC/EN needs to be within ±30% of the value set by RFREQ. See the *Switching-Frequency Setting* section. #### **Thermal-Overload Protection** Thermal-overload protection limits the total power dissipation in the MAX8513/MAX8514. When the junction temperature exceeds $T_J = +170\,^{\circ}\text{C}$ , a thermal sensor shuts down the device, forcing DL and DH low and allowing the IC to cool. The thermal sensor turns the part on again after the junction temperature cools by 25 $^{\circ}\text{C}$ , resulting in a pulsed output during continuous thermal-overload conditions. During a thermal event, the main step-down converter and the linear regulators are turned off, $\overline{\text{POR}}$ and $\overline{\text{PFO}}$ go low, and soft-start is reset. ### **Design Procedure** #### **OUT1 Voltage Setting** The output voltage is set by a resistive-divider network from OUT1 to FB1 to GND (see R1 and R2 in the *Typical Applications Circuits*). Select R2 between $5k\Omega$ and $15k\Omega$ . Then R1 can be calculated by: $$R1 = R2 \times \left(\frac{V_{OUT1}}{1.25V} - 1\right)$$ #### Input Power-Fail Setting The PFI input can monitor $V_{IN}$ to determine if it is falling. When the voltage at PFI crosses 1.22V, the output $(\overline{PFO})$ goes low. The input voltage value at the PFI trip threshold, VpFI, is set by a resistive-divider network from IN to PFI to GND (see the *Typical Applications Circuits*). Select R11, the resistor from PFI to GND between $10k\Omega$ and $40k\Omega$ . Then R10, the resistor from PFI to IN, is calculated by: R10 = R11 × $$\left(\frac{V_{PFI}}{1.22V} - 1\right)$$ #### **Switching-Frequency Setting** The resistor connected from FREQ to GND, RFREQ (R7 in the *Typical Applications Circuits*), sets the switching frequency, fs, as shown by the equation below: $$f_S = \frac{15 \times 10^9}{R_{EREO}} \text{ Hz} \times \Omega$$ where RFREQ is in ohms. #### **Inductor Value** There are several parameters that must be examined when determining which inductor to use: input voltage, output voltage, load current, switching frequency, and LIR. LIR is the ratio of peak-to-peak inductor ripple current to the maximum DC load current. A higher LIR value allows for a smaller inductor but results in higher losses and higher output ripple. A good compromise between size and efficiency is a 30% LIR. Once all of the parameters are chosen, the inductor value is determined as follows: $$L = \frac{V_{OUT1} \times (V_{IN} - V_{OUT1})}{V_{IN} \times f_S \times I_{OUT1\_MAX} \times LIR}$$ where V<sub>OUT1</sub> is the main switching regulator output and fs is the switching frequency. Choose a standard value close to the calculated value. The exact inductor value is not critical and can be adjusted to make tradeoffs between size, cost, and efficiency. Lower inductor values minimize size and cost, but also increase the output ripple and reduce the efficiency due to higher peak currents. On the other hand, higher inductor values increase efficiency, but eventually resistive losses due to extra turns of wire exceed the benefit gained from lower AC current levels. Find a low-loss inductor with the lowest possible DC resistance that fits the allotted dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well up to 300kHz. The chosen inductor's saturation current rating must exceed the peak inductor current as calculated below: $$I_{PEAK} = I_{OUT1\_MAX} + \frac{(V_{IN} - V_{OUT1}) \times V_{OUT1}}{2 \times L \times f_S \times V_{IN}}$$ This peak value should be smaller than the value set at ILIM when V<sub>OUT1</sub> is at its nominal regulated voltage (see the *Current Limit* and *Current-Limit Setting* sections). In applications where a multiple winding inductor (coupled inductor) is used to generate the supply voltages for the LDOs, the inductance value calculated above is for the winding connected to the DC-DC step-down (primary windings) inductance. The inductance seen from the other windings (secondary windings) is proportional to the square of the turns ratio with respect to the primary winding. The turns ratio is important since it sets the LDOs' supply voltage values. The voltage generated by the secondary winding (VSEC) together with the rectifier diode and output capacitor is calculated as follows: $$V_{SEC} = \left(V_{OUT1} + V_{Q2}\right) \times \left(\frac{n_2}{n_1}\right) - V_{D2}$$ where $V_{Q2}$ and $V_{D2}$ are the voltage drops across the low-side MOSFET on the primary side and the rectifier diode on the secondary side (Q2 and D2 in the *Typical Applications Circuits*). n<sub>2</sub> and n<sub>1</sub> are the number of turns of the secondary winding and the primary winding, respectively. It is important to have the secondary winding tightly coupled with the primary winding to minimize leakage inductance for higher efficiency. The positive voltage generated by the secondary winding can also be stacked with the main DC-DC step-down converter output to further improve efficiency and reduce winding cost. In this case, the secondary-side voltage is: $$V_{SEC} = \left(V_{OUT1} + V_{Q2}\right) \times \left(\frac{n_2}{n_1}\right) + V_{OUT1} - V_{D2}$$ #### **Input Capacitor** The input-filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the AC-RMS current through the ESR of the input capacitor (C2 in the *Typical Applications Circuits*). The input capacitor must meet the ripple-current requirement (I<sub>IN\_RMS</sub>) imposed by the switching currents defined by the following equation: $$I_{IN\_RMS} = \frac{I_{OUT1} \times \sqrt{V_{OUT1} \times (V_{IN} - V_{OUT1})}}{V_{IN}}$$ $IIN\_RMS$ has a maximum value when the input voltage equals twice the output voltage ( $VIN = 2 \times VOUT1$ ), so $IIN\_RMS(MAX) = IOUT1 / 2$ . Ceramic capacitors are recommended due to their low ESR and ESL at high frequency, with relatively low cost. Choose a capacitor that exhibits less than 10°C temperature rise at the maximum operating RMS current for optimum long-term reliability. For applications that require input power-fail warning, such as dying gasp, add a large-value electrolytic capacitor (Cs) to the input as a local energy storage device to provide the power to the converter in case of input power-fail. The capacitor value must be high enough to meet the desired power-fail warning time, twarn, where twarn is the time from when PFI trips the PFO output to when the main output (OUT1) starts dropping out of regulation. The value of the storage capacitor, Cs, can be calculated as: $$C_{S} = \left(0.5 \times \frac{P_{OUT1}}{\eta}\right) \times \left(\frac{1}{V_{PFI}} - \frac{1}{V_{DROOP}}\right)$$ $$\times \frac{t_{WARN}}{\left(V_{PFI} - V_{DROOP}\right)}$$ where P<sub>OUT1</sub> is the total output power, $\eta$ is the total converter efficiency, V<sub>PFI</sub> is the input voltage value at the input power-fail (PFI) trip threshold, and V<sub>DROOP</sub> is the input voltage value where V<sub>OUT1</sub> starts dropping out of regulation. VPFI and VDROOP can be calculated as: $$V_{PFI} = 1.22V \times \left(1 + \frac{R10}{R11}\right)$$ where R10 and R11 are the resistive-dividers from IN to PFI to GND in the *Typical Applications Circuits*. $$V_{DROOP} = \frac{V_{OUT1}}{D_{MAX}}$$ where DMAX is the maximum duty cycle. To ensure for worst-case component tolerances such as capacitance of Cs, converter efficiency, VpFI, and VDROOP's threshold over the operating temperature range, it is recommended to select Cs at least 1.5 times the calculated value above. #### **Output Capacitor** The key selection parameters for the output capacitor are the actual capacitance value, the equivalent series resistance (ESR), the equivalent series inductance (ESL), and the voltage-rating requirements. All of these affect the overall stability, output ripple voltage, and transient response. The output ripple is composed of three components: variations in the charge stored in the output capacitor, the voltage drop across the capacitor's equivalent series resistance (ESR), and equivalent series inductance (ESL) caused by the current into and out of the capacitor. The peak-to-peak output voltage ripple as a consequence of the ESR, ESL, and output capacitance is: $$V_{RIPPLE(ESR)} = I_{P-P} \times R_{ESR}$$ $$V_{RIPPLE(C)} = \frac{I_{P-P}}{8 \times C_{OLIT} \times f_{S}}$$ where Cout is C4 in the Typical Applications Circuits. $$\begin{split} &V_{RIPPLE(ESL)} = \frac{V_{IN} \times ESL}{L1A + ESL} \\ &\text{and } I_{P-P} = \bigg(\frac{V_{IN} \cdot V_{OUT1}}{f_{SL}}\bigg) \bigg(\frac{V_{OUT1}}{V_{IN}}\bigg) \end{split}$$ where IP-P is the peak-to-peak inductor current (see the *Inductor Selection* section). An approximation of the overall voltage ripple at the output is: While these equations are suitable for initial capacitor selection to meet the ripple requirement, final values may also depend on the relationship between the LC double-pole frequency and the capacitor ESR zero. Generally, the ESR zero is higher than the LC double pole (see the *Compensation Design* section). Solid polymer electrolytic or ceramic capacitors are recommended due to their low ESR and ESL at higher frequencies. Higher output current may require paralleling multiple capacitors to meet the output voltage ripple. The MAX8513/MAX8514s' response to a load transient depends on the selected output capacitor. After a load transient, the output instantly changes by (ESR × Alout1) + (ESL × dlout1 / dt). Before the controller can respond, the output deviates further depending on the inductor and output capacitor values. After a short period of time (see the *Typical Operating Characteristics*), the controller responds by regulating the output voltage back to its nominal state. The controller response time depends on the closed-loop bandwidth. With a higher bandwidth the response time is faster, preventing the output capacitor from further deviation from its regulating value. Be sure not to exceed the capacitor's voltage or current ratings. #### **MOSFET Selection** The MAX8513/MAX8514 drive two external, logic-level, N-channel MOSFETs as the circuit switch elements. The key selection parameters are: • For on-resistance (RDS ON), the lower the better. - Maximum drain-to-source voltage (V<sub>DS</sub>) should be at least 20% higher than the input supply rail at the high-side MOSFET's drain. - For gate charges (QGS, QGD, QDS), the lower the better. Choose the MOSFETs with rated R<sub>DS\_ON</sub> at V<sub>GS</sub> = 4.5V. For a good compromise between efficiency and cost, choose the high-side MOSFET (Q1 in the *Typical Applications Circuits*) that has conduction loss equal to switching loss at nominal input voltage and maximum output current. For the low-side MOSFET (Q2 in the *Typical Applications Circuits*), make sure that it does not spuriously turn on due to dV/dt caused by Q1 turning on as this results in shoot-through current degrading the efficiency. MOSFETs with a lower Q<sub>GD</sub> / Q<sub>GS</sub> ratio have higher immunity to dV/dt. For proper thermal management, the power dissipation must be calculated at the desired maximum operating junction temperature, maximum output current, and worst-case input voltage. For Q2, the worst case is at V<sub>IN\_MAX</sub>. For Q1, it could be either at V<sub>IN\_MIN</sub> or V<sub>IN\_MAX</sub>. Q1 and Q2 have different loss components due to the circuit operation. Q2 operates as a zero voltage switch, where major losses are the channel conduction loss (PQ2DC) and the body-diode conduction loss (PQ2DC). $$P_{Q2CC} = \left(1 - \frac{V_{OUT1}}{V_{IN}}\right) \times I_{OUT1^2} \times R_{DS\_ON}$$ $$P_{Q2DC} = 2 \times I_{OUT1} \times V_F \times t_{dt} \times f_S$$ where $V_F$ is the body-diode forward voltage drop, $t_{dt}$ = 50ns is the dead time between Q1 and Q2 switching transitions, and fs is the switching frequency. The total losses for Q2 are: Q1 operates as a duty-cycle control switch and has the following major losses: the channel conduction loss (PQ1CC), the V I overlapping switching loss (PQ1SW), and the drive loss (PQ1DR). Q1 does not have body-diode conduction loss because the diode never conducts current. $$P_{Q1CC} = \frac{V_{OUT1}}{V_{IN}} \times I_{OUT1}^2 \times R_{DS\_ON}$$ where $\ensuremath{\mathsf{RDS\_ON}}$ is at the maximum operating junction temperature. $$P_{Q1SW} = V_{IN} \times I_{OUT1} \times f_S \times \frac{(Q_{GS} + Q_{GD})}{I_{GATE}}$$ where IGATE is the average DH high driver output-current capability determined by: $$I_{GATE} = \frac{2.5V}{\left(R_{DH} + R_{GATE}\right)}$$ where R<sub>DH</sub> is the high-side MOSFET driver's on-resistance (1.5 $\Omega$ typ) and R<sub>GATE</sub> is the internal gate resistance of the MOSFET ( $\approx 2\Omega$ ). $$P_{Q1DR} = Q_{GS} \times V_{GS} \times f_S \times \frac{R_{GATE}}{(R_{GATE} + R_{DH})}$$ where $V_{GS} \approx V_{VL} = 5V$ . The total power loss in Q1 is: In addition to the losses above, allow approximately 20% more for additional losses due to MOSFET output capacitances and Q2 body-diode reverse recovery charge dissipated in Q1. This is not typically well-defined in MOSFET data sheets. Refer to the MOSFET data sheet for the thermal-resistance specification to calculate the PC board area needed to maintain the desired maximum operating junction temperature with the above calculated power dissipations. To reduce EMI caused by switching noise, add a $0.1\mu F$ or larger ceramic capacitor from the high-side MOSFET drain to the low-side MOSFET source or add resistors in series with DH and DL to slow down the switching transitions. However, adding series resistors with DH and DL increases the power dissipation in the MOSFET when it switches, so be sure this does not overheat the MOSFET. The minimum load current must exceed the high-side MOSFET's maximum leakage current over temperature if fault conditions are expected. #### **MOSFET Snubber Circuit** Fast switching transitions cause ringing because of resonating circuit parasitic inductance and capacitance at the switching nodes. This high-frequency ringing occurs at LX's rising and falling transitions and can interfere with circuit performance and generate EMI. To dampen this ringing, a series-RC snubber circuit is added across each switch. The following is the procedure for selecting the value of the series-RC circuit: - Connect a scope probe to measure V<sub>LX</sub> to GND, and observe the ringing frequency, f<sub>R</sub>. - 2) Find the capacitor value (connected from LX to GND) that reduces the ringing frequency by half. The circuit parasitic capacitance (CPAR) at LX is then equal to 1/3rd the value of the added capacitance above. The circuit parasitic inductance (LPAR) is calculated by: $$L_{PAR} = \frac{1}{(2\pi \times f_R)^2 \times C_{PAR}}$$ The resistor for critical dampening (RSNUB) is equal to $(2\pi \times f_R \times L_{PAR})$ . Adjust the resistor value up or down to tailor the desired damping and the peak voltage excursion. The capacitor (CSNUB) should be at least 2 to 4 times the value of the CPAR to be effective. The power loss of the snubber circuit is dissipated in the resistor (PRSNUB) and can be calculated as: $$P_{RSNUB} = C_{SNUB} \times (V_{IN})^2 \times f_S$$ where V<sub>IN</sub> is the input voltage and fs is the switching frequency. Choose an R<sub>SNUB</sub> power rating that meets the specific application's derating rule for the power dissipation calculated. #### **Current-Limit Setting** The MAX8513/MAX8514 can provide foldback current limit or constant current limit. Unless constant current-limit operation is required, such as when driving a constant current load, foldback current limit should be implemented. Foldback current limit reduces the power dissipation of external components under overload or short-circuit conditions. #### **Foldback Current Limit** For foldback current limit, the current-limit threshold is set by an external resistive-divider from Vout1 to ILIM to GND (R17 and R18 of the Typical Applications Circuits). This makes the voltage at ILIM a function of the internal 5µA current source and VOUT1. The current-limit comparator threshold is equal to VILIM / 7.5. This threshold is compared with VSENSE. VSENSE is either the voltage across the current-sense resistor or, for lossless sensing, the voltage across the inductor. When VSENSE exceeds the current-limit threshold, the high-side MOSFET turns off and the low-side MOSFET turns on. This allows for a current foldback feature that reduces the current-limit threshold during a short circuit. This makes the current threshold limit, when VouT = 0V, a percentage of the current-limit threshold, when Vout1 is at its nominal regulated value. To set the current limit and the current-limit foldback thresholds, first select the foldback current-limit ratio (PFB). This ratio is the foldback current limit (ILIMIT@OV) divided by the current limit when VOUT1 equals its nominal regulated voltage (ILIMIT). $$P_{FB} = \frac{I_{LIMIT@0V}}{I_{LIMIT}}$$ PFB is typically set to 0.5. To calculate the values of R17 and R18 (in the *Typical Applications Circuits*), use the following equations: $$R17 = \frac{\left(P_{FB} \times V_{OUT1}\right)}{4.7\mu A \times \left(1-P_{FB}\right)}$$ $$R18 = \frac{\left(7.5 \times R_{CS\_MAX} \times I_{LIMIT} \times \left(1-P_{FB}\right)\right) \times R17}{V_{OUT1} - \left(7.5 \times R_{CS\_MAX} \times I_{LIMIT} \times \left(1-P_{FB}\right)\right)}$$ RCS\_MAX is the maximum sensing resistance at the high operating temperature. RCS can either be the series resistance of the inductor or a discrete current-sense resistor value. ILIMIT is the peak inductor current at maximum load, which equals: $$I_{OUT1\_MAX} \times \left(\frac{1 + LIR}{2}\right)$$ If R18 results in a negative resistance, then decrease RCS. This can be done by choosing an inductor with a lower DC resistance or a lower value discrete current-sense resistor. #### **Constant Current Limit** For constant current-limit operation, connect ILIM to VL for a default current-limit threshold of 170mV (typ). The sensing resistor value must then be chosen so that: the minimum value of the default threshold. Alternately, the constant current-limit threshold can also be set by using only R18, in which case R18 is calculated as follows: R18 = 7.5 × R<sub>CS\_MAX</sub> × $$\frac{I_{LIMIT}}{4.7\mu A}$$ When using the DC resistance of the inductor as a current-sense resistor, an RC filter is needed (R19 and C14 of the *Typical Applications Circuits*). Pick the value of the filter capacitor, C14, from $0.22\mu F$ to $1\mu F$ (ceramic X7R). Then calculate the value of R19 as follows: $$R19 = \frac{L1A}{\left(2 \times R_{L_DC} \times C14\right)}$$ RL\_DC is the nominal value of the inductor's DC resistance. Additionally, R20 (in the *Typical Applications Circuits*) is added in series with the CSN input to cancel the drop due to input bias current into CSP that develops across R19. R20 should be set equal to R19. #### **Compensation Design** The MAX8513/MAX8514 use a voltage-mode control scheme that regulates the output voltage by comparing the error-amplifier output (COMP) with a fixed internal ramp to produce the required duty cycle. The output lowpass LC filter creates a double pole at the resonant frequency, which has a gain drop of -40dB/decade and a phase shift of approximately -180°/decade. The error amplifier must compensate for this gain drop and phase shift to achieve a stable high-bandwidth closed-loop system. The basic regulator loop consists of a power modulator, an output feedback divider, and an error amplifier. The power modulator has a DC gain set by V<sub>IN</sub> / V<sub>RAMP</sub> (V<sub>RAMP</sub> = 1V<sub>P-P</sub>), with a double pole and a single zero set by the output inductance (L), the output capacitance (C<sub>OUT</sub>) (C4 in the *Typical Applications Circuits*), and its equivalent series resistance (R<sub>ESR</sub>). V<sub>RAMP</sub> is the peak of the saw-toothed waveform at the input of the PWM comparator (see the *Functional Diagrams* in Figures 1 and 2). Below are equations that define the power modulator: $$G_{MOD(DC)} = \frac{V_{IN}}{V_{RAMP}}$$ $$f_{PMOD} = \frac{1}{2\pi\sqrt{L \times C_{OUT}}}$$ where L is L1A and $C_{OUT}$ is C4 in the *Typical Applications Circuits*. $$f_{ZESR} = \frac{1}{2\pi \times C_{OUT} \times R_{ESR}}$$ When the output capacitance is comprised of paralleling n number of identical capacitors whose values are CEACH with ESR of RESR\_EACH, then: $$C_{OUT} = n \times C_{EACH}$$ and $R_{ESR} = \frac{R_{ESR\_EACH}}{n}$ Thus the resulting fZESR is the same as that of each capacitor. The crossover frequency (fc), which is the frequency when the closed-loop gain is equal to unity, should be the smaller of 1/5th the switching frequency or 100kHz (see the *Switching-Frequency Setting* section): $$f_C \le \frac{f_S}{5}$$ or 100kHz The loop-gain equation at the crossover frequency is: $$G_{EA(fc)}G_{MOD(fc)} = 1$$ where $G_{EA(fc)}$ is the error-amplifier gain at fC, and $G_{MOD(fc)}$ is the power modular gain at fC. The loop compensation is affected by the choice of output-filter capacitor used, due to the position of its ESR zero frequency with respect to the desired closed-loop crossover frequency. Ceramic capacitors are used for higher switching frequencies (above 750kHz) because of low capacitance and low ESR; therefore, the ESR zero frequency is higher than the closed-loop crossover frequency. While electrolytic capacitors (e.g., tantalum, solid polymer, oscon, etc.) are needed for lower switching frequencies, because of high capacitance and ESR, the ESR zero frequency is typically lower than the closed-loop crossover frequency. Thus the compensation design procedure is separated into two cases: ### Case 1: Ceramic Output Capacitor (operating at high switching frequencies, fzesr > fc) The modulator gain at fc is: $$G_{MOD(fc)} = G_{MOD(DC)} \left( \frac{f_{PMOD}}{f_C} \right)^2$$ Since the crossover frequency is lower than the output capacitors' ESR zero frequency and higher than the LC double-pole frequency, the error-amplifier gain must have a +20dB/decade slope at fc. This +20dB/decade slope of the error amplifier at crossover then adds to the -40dB/decade slope of the LC double pole, and the resultant compensated loop crosses over at the desired -20dB/decade slope. The error amplifier has a dominant pole at very low frequency (~0Hz), and two separate zeros at: $$f_{Z1} = \frac{1}{2\pi \times R3 \times C5}$$ and $f_{Z2} = \frac{1}{2\pi \times (R1 + R4) \times C11}$ and poles at: $$f_{P2} = \frac{1}{2\pi \times R4 \times C11}$$ and $f_{P3} = \frac{1}{2\pi \times R3 \times \left(\frac{C5 \times C12}{C5 + C12}\right)}$ The error-amplifier equivalent circuit and its gain vs. frequency plot are shown below in Figure 3. In this case, $f_{Z2}$ and $f_{P1}$ are selected to have the converters' closed-loop crossover frequency, $f_{C}$ , occur when the error-amplifier gain has a +20dB/decade slope between $f_{Z2}$ and $f_{P2}$ . The error-amplifier gain at $f_{C}$ is: $$G_{EA(fc)} = \frac{1}{G_{MOD(fc)}}$$ The gain of the error amplifier between fz1 and fz2 is: $$G_{EA(fZ1-fZ2)} = G_{EA(fc)} \frac{f_{Z2}}{f_C} = \frac{f_{Z2}}{f_CG_{MOD(fc)}}$$ Figure 3. Case 1: Error-Amplifier Compensation Circuit (Closed-Loop and Error-Amplifier Gain Plot) This gain is also set by the ratio of R3/R1 where R1 is calculated in the *OUT1 Voltage Setting* section. Thus: $$R3 = \frac{R1 \times f_{Z2}}{f_C \times G_{MOD(fc)}}$$ Due to the underdamped (Q > 1) nature of the output LC double pole, the error-amplifier zero frequencies must be set less than the LC double-pole frequency to provide adequate phase boost. Set the error-amplifier first zero, $f_{Z1}$ , at 1/4th the LC double-pole frequency and the second zero, $f_{Z2}$ , at the LC double-pole frequency. Hence: $$C5 = \frac{2}{\pi \times R3 \times f_{PMOD}}$$ Set the error-amplifier fp<sub>2</sub> at fzesR, and fp<sub>3</sub> to 1/2 the switching frequency, if fzesR < 1/2 fs. If fzesR > 1/2 fs, then set fp<sub>2</sub> at 1/2 fs and fp<sub>3</sub> at fzesR. The gain of the error amplifier between f<sub>P2</sub> and f<sub>P3</sub> is set by the ratio of R3/R<sub>I</sub> and is equal to: $$\frac{R3}{R_I} = G_{EA(fZ1-fZ2)} \frac{f_{P2}}{f_{PMOD}}$$ where $R_{\rm I}$ is the parallel combination of R1 and R4 and is equal to: $$R_{I} = \frac{R1 \times R4}{R1 + R4}$$ Therefore: $$R_{I} = \frac{R3 \times f_{PMOD}}{f_{P2} \times G_{EA(fZ1-fZ2)}} \text{ and}$$ $$R4 = \frac{R1 \times R_{I}}{R1 - R_{I}}$$ C11 can then be calculated as: $$C11 = \frac{1}{2\pi \times R4 \times f_{P2}}$$ and C12 as: C12 = $$\frac{C5}{(2\pi \times C5 \times R3 \times f_{P3} - 1)}$$ Below is a numerical example to calculate the erroramplifier compensation values used in the *Typical Applications Circuit* of Figure 5: V<sub>IN</sub> = 12V (nomimal input voltage) VRAMP = 1V $V_{OUT1} = 3.3V$ $V_{FB1} = 1.25V$ $L1A = 1.8\mu H$ C4 = $47\mu$ F/ 6.3V ceramic, with R<sub>ESR</sub> = $0.008\Omega$ $f_S = 1.4MHz$ The LC double-pole frequency is calculated as: $$f_{PMOD} = \frac{1}{2\pi\sqrt{L1A \times C4}} = \frac{1}{2\pi\sqrt{1.8 \times 10^{-6} \times 47 \times 10^{-6}}} = 17.3 \text{kHz}$$ $$f_{ZESR} = \frac{1}{2\pi \times R_{ESR} \times C4} = \frac{1}{2\pi \times 0.008 \times 47 \times 10^{-6}} = 423 \text{kHz}$$ Pick R2 = $8.06k\Omega$ . R1 = $$8.06k\Omega \times \left(\frac{3.3V}{1.25V} - 1\right) = 13.3k\Omega$$ The modulator gain at DC is: $$G_{MOD(DC)} = \frac{V_{IN}}{V_{RAMP}} = 12$$ Pick $f_C = 100kHz$ . $$G_{MOD(fc)} = 12 \times \left(\frac{17.4 \text{kHz}}{100 \text{kHz}}\right)^2 = 0.363$$ $G_{EA(fZ1-fZ2)} = \frac{f_{PMOD}}{f_{C}G_{MOD(fC)}}$ $= \frac{17.4 \text{kHz}}{100 \text{kHz} \times 0.363} = 0.479$ $R3 = R1 \times G_{EA(fZ1-fZ2)}$ $= 13.3 \text{k}\Omega \times 0.479 = 6.37 \text{k}\Omega$ Use $6.8k\Omega$ . $$C5 = \frac{2}{\pi \times R3 \times f_{PMOD}} = \frac{2}{\pi \times 6.8k\Omega \times 17.4kHz} = 5.38nF$$ Use 4.7nF. $$\begin{aligned} R_{I} &= \frac{R3 \times f_{PMOD}}{f_{P2} \times G_{EA(fZ1-fZ2)}} = \frac{6.8k\Omega \times 17.4kHz}{423kHz \times 0.479} = 583\Omega \\ R4 &= \frac{R1 \times R_{I}}{R1 - R_{I}} = \frac{13.3k\Omega \times 583\Omega}{13.3k\Omega - 583\Omega} = 609\Omega \end{aligned}$$ Use $620\Omega$ . C11= $$\frac{1}{2\pi \times R4 \times f_{P2}} = \frac{1}{2\pi \times 620\Omega \times 423 \text{kHz}} = 607 \text{pF}$$ Use 680pF. Pick $f_{P3} = 700kHz$ , which is the midpoint between $f_{ZESR}$ and 1/2 the switching frequency. $$C12 = \frac{C5}{(2\pi \times C5 \times R3 \times f_{P3}) - 1}$$ $$= \frac{4.7nF}{(2\pi \times 4.7nF \times 6.8k\Omega \times 700kHz) - 1} = 33.7pF$$ Use 33pF. ### Case 2: Electrolytic Output Capacitor (operating at lower switching frequencies, fzesr < fc) The modulator gain at fc is: $$G_{MOD(fc)} = G_{MOD(DC)} \frac{f_{PMOD}^2}{f_{ZESRfc}}$$ The output capacitor's ESR zero frequency is higher than the LC double-pole frequency but lower than the closed-loop crossover frequency. Here the modulator already has a -20dB/decade slope; therefore, the error-amplifier gain must have a 0dB/decade slope at fc, so the loop crosses over at the desired -20dB/decade slope. The error-amplifier circuit configuration is the same as Case 1; however, the closed-loop crossover frequency is now between fp2 and fp3, as illustrated in Figure 4. Figure 4. Case 2: Error-Amplifier Compensation Circuit (Closed-Loop and Error-Amplifier Gain Plot) The equations that define the error amplifier's poles and zeroes (fz<sub>1</sub>, fz<sub>2</sub>, fp<sub>2</sub>, and fp<sub>3</sub>) are the same as for Case 1. However, fp<sub>2</sub> is now lower than the closed-loop crossover frequency. The error-amplifier gain at fc is: $$G_{EA(fc)} = \frac{1}{G_{MOD(fc)}}$$ And the gain of the error amplifier between $f_{Z1}$ and $f_{Z2}$ is: $$G_{EA(fZ1-fZ2)} = G_{EA(fc)} \frac{f_{Z2}}{f_{P2}} = \frac{f_{Z2}}{f_{P2}G_{MOD(fc)}}$$ Due to the underdamped (Q > 1) nature of the output LC double pole, the error-amplifier zero frequencies must be set less than the LC double-pole frequency to provide adequate phase boost. Set the first zero of the error amplifier, fz<sub>1</sub>, at 1/4th the LC double-pole frequency. Set the second zero, fz<sub>2</sub>, at the LC double-pole frequency. Set the second pole, fp<sub>2</sub>, at fzesr. This gain between $f_{Z1}$ and $f_{Z2}$ is also set by the ratio of R3/R1, where R1 is selected in the *OUT1 Voltage Setting* section. Therefore: $$R3 = \frac{R1 \times f_{PMOD}}{f_{ZESR} \times G_{MOD(fc)}}$$ And similar to Case 1, C5 can be calculated as: $$C5 = \frac{2}{\pi \times R3 \times f_{PMOD}}$$ Set the error-amplifier third pole, $f_{P3}$ , at approximately 1/2 the switching frequency. The gain of the error amplifier at $f_C$ (between $f_{P2}$ and $f_{P3}$ ) is set by the ratio of R3/R<sub>I</sub> and is also equal to: $$G_{EA(fc)} = \frac{1}{G_{MOD(fc)}}$$ where R<sub>I</sub> is: $$R_{I} = \frac{R1 \times R4}{R1 + R4}$$ Therefore: $$R_{I} = R3 \times G_{MOD(fc)} \times G_{D}$$ Similar to Case 1, R4, C11, and C12 can be calculated as: $$R4 = \frac{R1 \times R_{I}}{R1 - R_{I}}$$ $$C11 = \frac{1}{2\pi \times R4 \times f_{ZESR}}$$ $$C12 = \frac{C5}{2\pi \times C5 \times R3 \times f_{P3} - 1}$$ Below is a numerical example to calculate the erroramplifier compensation values for Case 2: V<sub>IN</sub> = 12V (nomimal input voltage) VRAMP = 1V $V_{OUT1} = 3.3V$ $V_{FB1} = 1.25V$ $L1A = 6.2 \mu H$ $C4 = 560\mu F/10V$ OS-Con capacitor, with ESR = $0.015\Omega$ $f_S = 300kHz$ $$f_{PMOD} = \frac{1}{2\pi\sqrt{L1A \times C4}}$$ $$= \frac{1}{2\pi\sqrt{6.2\mu H \times 560\mu F}} = 2.7kHz$$ $$f_{ZESR} = \frac{1}{2\pi R_{ESR} \times C4}$$ $$= \frac{1}{2\pi \times 0.015\Omega \times 560\mu F} = 18.95kHz$$ Pick R2 = $8.06k\Omega$ . Then: R1 = $$8.06k\Omega \times \frac{3.3V}{1.25V} - 1 = 13.3k\Omega$$ $G_{MOD(DC)} = \frac{V_{IN}}{V_{RAMP}} = 12$ Pick $f_C = 50kHz$ , which is less than $f_S / 5$ . $$G_{MOD(DC)} = 12 \times \frac{2.7 \text{kHz}^2}{18.95 \text{kHz} \times 50 \text{kHz}} = 0.0923$$ $$G_{EA(fZ1-fZ2)} = \frac{f_{PMOD}}{f_{ZESR}G_{MOD(fc)}}$$ $$= \frac{2.7 \text{kHz}}{18.95 \text{kHz} \times 0.0923} = 1.543$$ $$R3 = R1 \times G_{EA(fZ1-fZ2)} = 13.3 \text{k}\Omega \times 1.543 = 20.48 \text{k}\Omega$$ Use $20k\Omega$ . C5 = $$\frac{2}{\pi \times R3 \times f_{PMOD}} = \frac{2}{\pi \times 20k\Omega \times 2.7kHz} = 11.8nF$$ Use 12nF. $$\begin{split} R_{l} &= R3 \times G_{MOD(fc)} = 20k\Omega \times 0.0923 = 1.846k\Omega \\ R4 &= \frac{R1 \times R_{l}}{R1 - R_{l}} = \frac{13.3k\Omega \times 1.846k\Omega}{13.3k\Omega - 1.846k\Omega} = 2.14k\Omega \end{split}$$ Use $2.2k\Omega$ . C11 = $$\frac{1}{2\pi \times R4 \times f_{ZESR}} = \frac{1}{2\pi \times 2.2k\Omega \times 18.95kHz} = 3.82nF$$ Use 3.9nF. Pick fp3 = fs / 2 = 150kHz. C12 = $$\frac{C5}{(2\pi \times C5 \times R3 \times f_{P3}) - 1}$$ = $\frac{12nF}{2\pi \times 12nF \times 20k\Omega \times 150kHz - 1}$ = 53.3pF Use 47pF. ### Linear-Regulator Controllers #### **OUT2 Voltage Selection** The MAX8513/MAX8514 OUT2 positive linear regulator's output voltage is set by connecting a resistive-divider from OUT2 to FB2 to GND. The resistors in the divider are selected to set the minimum output current (IOUT2\_MIN). For the *Typical Applications Circuit* (Figure 5 or Figure 6), the feedback resistors are set to R5 = $340\Omega$ and R6 = $160\Omega$ , where R5 is the resistor from OUT2 to FB2 and R6 is the resistor from FB2 to GND. These values set the minimum output current to $\approx 4.5 \text{mA}$ , which works well with many MOSFETS. In general, $$I_{OUT2\_MIN} = \frac{I_{OUT2\_MAX}}{333}$$ Select R5 and R6 so: $$\frac{0.8V}{B6} = I_{OUT2\_MIN}$$ R5 = R6 $$\times \left( \frac{V_{OUT2}}{0.8V} - 1 \right)$$ #### **OUT2 Stability** A transconductance amplifier drives the gate of the NMOS transistor (Q3 in the *Typical Applications Circuits*), with current proportional to the error signal multiplied by the amplifier's transconductance. The error signal is the difference between VFB2 and the internal 0.8V reference. VSUP2, the supply voltage for the transconductance amplifier, must be at least 1V greater than the maximum required gate voltage (VDRV2). The output pass transistor (Q3) buffers the DRV2 signal to produce the desired output voltage (VOUT2). The output capacitor (C6 in the *Typical Applications Circuits*) helps bypass the output, while the feedback resistors (R5 and R6) set the output-voltage reference point as well as the minimum load. The loop gain for the positive LDO output using an NMOS transistor is: $$\frac{0.8V}{V_{OUT2}} \times \frac{G_{C2} \big( 1 + sCA \times RA \big)}{s \big( CA + Cq \big) \! \bigg( 1 + \frac{sC_{OUT2}}{q_C} \bigg) \! \bigg( 1 + sRA \times Cq \big)}$$ where Cout2 is C6 in the Typical Applications Circuits. GC2 is the transconductance of the internal amplifier (0.21S typ), and a dominant pole at a low frequency is created from this transconductance and the compensation capacitor (CA in the *Typical Applications Circuits* + Q3's gate capacitance (Cq)). A second pole occurs due to COUT2 and the transconductance of Q3 (gc). This transconductance varies from a minimum gC(MIN) occurring at minimum load to a maximum gC(MAX) occurring at maximum load. To calculate the gc at any load current, the typical forward transconductance can be extracted from the MOSFET's data sheet (gfs), as well as the current at which it is measured (IDfs). The gC(MIN) and gC(MAX) can be calculated as: $$g_{C(MAX)} = gfs \sqrt{\frac{I_{OUT2(MAX)}}{IDfs}}$$ $$g_{C(MIN)} = gfs \sqrt{\frac{I_{OUT2(MIN)}}{IDfs}}$$ Poles occur at: $$f_{PMAX} = \frac{g_{C(MAX)}}{2\pi \times C_{OUT2}}$$ and $f_{PMIN} = \frac{g_{C(MIN)}}{2\pi \times C_{OUT2}}$ If only a minimum gfs is given, initially assume the maximum is twice the minimum. When using a bipolar transistor, the gC(MAX) and gC(MIN) occur at the following: $$g_{C(MIN)} = \frac{I_{OUT2MIN}}{V_{T}}$$ $$g_{C(MAX)} = \frac{I_{OUT2MAX}}{V_{T}}$$ where V<sub>T</sub> is the thermal voltage, 26mV. A third pole occurs due to the input capacitance of the NMOS transistor's gate, $C_q$ ( $C_{\rm iss}$ from the MOSFET data sheet), and the compensation resistor (RA). If an NPN bipolar transistor is used instead, this third pole can be calculated from the base capacitance ( $C_q = C_{IBO}$ from the NPN data sheet). To ensure stability, a zero is added to the loop from the resistor (RA) and capacitor (CA). For good stability and transient response, first pick COUT2 at approximately 6.8µF/A of load current. For the *Typical Applications Circuit*, COUT2 is a 10µF ceramic capacitor. Ensure that the zero formed from the ESR of COUT2 is greater than the maximum bandwidth BWMAX (calculated below). The maximum bandwidth should also be less than the pole created by Q3's gate capacitance (Cq) and the compensation resistor (RA). $$BW_{MAX} = MIN \begin{bmatrix} \frac{1}{1.3} \times \frac{1}{2\pi \times C_G R_C}, \\ \frac{1}{\sqrt{10}} \times \frac{1}{2\pi \times R_{ESR COUT2} C_{OUT}} \end{bmatrix}$$ The following equations set the compensation zero a decade and a half below the maximum load pole and ensure the above constraint is met. Choose the larger of the two values for C<sub>A</sub>. $$C_{A} = \text{MAX} \begin{cases} 8 \times \text{V}_{\text{OUT}} \times \text{C}_{\text{Q}} \times \text{G}_{\text{C2}} \times \text{g}_{\text{C(MAX)}} \times \\ \sqrt{\left(\text{g}_{\text{C(MAX)}} \times \text{Resr\_cout2} + 1\right)} \\ \text{g}_{\text{C(MAX)}} \text{V}_{\text{OUT2}} + \text{I}_{\text{OUT2(MAX)}} \end{cases},$$ $$16\sqrt{10} \times \frac{\text{G}_{\text{C2}} \times \text{g}_{\text{C(MAX)}}}{\left(\text{g}_{\text{C(MAX)}} \text{V}_{\text{OUT2}} + \text{I}_{\text{OUT2(MAX)}}\right)} \times \\ \text{Resr\_cout2}^{\text{C}}_{\text{OUT}} - \text{C}_{\text{Q}} \end{cases}$$ $$R_{A} = 10\sqrt{10} \times \frac{V_{OUT2}C_{OUT2}}{C_{A}} \times \frac{(g_{C(MAX)} \times R_{ESR\_COUT2} + 1)}{(g_{C(MAX)}V_{OUT2} + I_{OUT2(MAX)})}$$ #### **MOSFET Transistor Selection** MAX8513/MAX8514s' OUT2 uses N-channel MOSFETs as the series pass transistor to improve efficiency for high output current by not requiring a large amount of drive current. The selected MOSFET must have the gate threshold voltage meet the following criteria: where $V_{DRV2}$ is equal to 7.75V or $V_{SUP2}$ - 1.5V (whichever is less), and $V_{GSMAX}$ is the maximum gate voltage required to yield the on-resistance specified by the manufacturer's data sheet. Logic-gate MOSFETs are recommended. #### **NPN-Transistor Selection** The MAX8513/MAX8514s' OUT2 can use a less expensive NPN transistor as the series pass transistor. In selecting the appropriate NPN transistor, make sure the beta is large enough so the regulator can provide enough base current. The minimum beta of the transistor is: $$\beta_{\text{(MIN)}} = \frac{I_{\text{OUT2(MAX)}}}{4\text{mA}}$$ In addition, to avoid premature dropout, $V_{CE\_SAT} \le V_{IN\_MIN} - V_{OUT2}$ . #### **OUT3 Transistor Selection** The pass transistors must meet specifications for current gain $(\beta)$ , input capacitance, collector-emitter saturation voltage, and power dissipation. The transistor's current gain limits the guaranteed maximum output current to: $$I_{OUT3P} = \left(I_{DRV3P\_MIN} - \frac{V_{BE}}{R12}\right) \beta$$ where IDRV3P\_MIN is the minimum base-drive current and R12 is the pullup resistor connected between the transistor's base and emitter (see the *Typical Applications Circuits*). In addition, to avoid premature dropout VCE\_SAT $\leq$ VIN\_MIN - VOUT3. Furthermore, the transistor's current gain increases the linear regulator's DC loop gain (see the *Stability Requirements* section), so excessive gain destabilizes the output. Therefore, transistors with current gain over 100 at the maximum output current, such as Darlington transistors, are not recommended. The transistor's input capacitance and input resistance also create a second pole, which could be low enough to destabilize the LDO when the output is heavily loaded. The transistor's saturation voltage at the maximum output current determines the minimum input-to-output voltage differential that the linear regulator supports. Alternately, the package's power dissipation could limit the useable maximum input-to-output voltage differential. The maximum power-dissipation capability of the transistor's package and mounting must allow the actual power dissipation in the device without exceeding the maximum junction temperature. The power dissipated equals the maximum load current multiplied by the maximum input-to-output voltage differential. When the MAX8513/MAX8514 are disabled, R26 discharges C7. #### **OUT3P Voltage Selection (PNP)** The MAX8513 positive linear-regulator output voltage, V<sub>OUT3P</sub>, is set with a resistive-divider from OUT3P to FB3P to GND. First, select R14 resistance value (below $1k\Omega$ ). Then, solve for R13 so: R13 = R14 $$\left(\frac{V_{OUT3P}}{0.8V} - 1\right)$$ where Vout3P can range from +0.8V to +27V. #### **OUT3N Voltage Selection (NPN)** The MAX8514's negative linear-regulator output voltage, V<sub>OUT3N</sub>, is a negative regulated voltage developed through the pass transistor Q4 (MAX8514 *Typical Applications Circuits*). A resistive-divider from OUT3N to FB3N to V<sub>REF3N</sub> forces V<sub>FB3N</sub> to regulate to 0V. Calculate V<sub>OUT3N</sub> by first selecting R14 the resistor from V<sub>REF3N</sub> to FB3N to be below $5k\Omega$ , where V<sub>REF3N</sub> is any positive voltage (usually V<sub>OUT1</sub>). R13 is then calculated by: $$R13 = \frac{-V_{OUT3N}}{V_{REF3N}} \times R14$$ SUP3N is the supply input for OUT3N's transconductance amplifier. When OUT3N is used, SUP3N must be connected to a voltage supply between 1.5V and 5.5V that can source at least 25mA. Typically, V<sub>OUT1</sub> can be used as the supply input for SUP3N. #### **Stability Requirements** The MAX8513/MAX8514s' DRV3P and DRV3N outputs are designed to drive bipolar transistors (PNP types for the MAX8513 with the DRV3P output, and NPN types for the MAX8514 with the DRV3N output). These bipolar transistors form linear regulators with positive outputs (MAX8513 from 0.8V to 27V) and negative outputs (MAX8514 from -18V to -1V). An internal transconductance amplifier is used to drive the external pass transistors. The transconductance amplifier, pass transistor's specifications, the base-emitter resistor, and the output capacitor determine the loop stability. The total DC loop gain (A<sub>V</sub>) is the product of the gains of the internal transconductance amplifier, the gain from base to collector of the pass transistor (Q4 in the *Typical Applications Circuits*), and the gain of the feedback divider. The transconductance amplifier regulates the output voltage by controlling the pass transistor's base current. Its DC gain is approximately: $$G_{C3} \times R_{IN} \parallel R_{12}$$ where $G_{C3}$ is typically 0.6S (OUT3P) and 0.36S (OUT3N), $R_{IN}$ is the input resistance of Q4, and can be calculated by: $$R_{IN} = \left(\frac{26mV}{I_{OUT3}}\beta\right)$$ The DC gain for the transistor (Q4), including the feedback divider, is approximately: $$A_{Q4P} = \frac{V_{REF}}{VT} \text{ for OUT3P or}$$ $$A_{Q4N} = \frac{V_{OUT3N} \times V_{REF3N}}{(V_{REF3N} - V_{OUT3N}) \times V_{T}}$$ $V_T$ is the thermal voltage for the transistor (typically 26mV at $T_A$ = +27°C). The total DC loop gain for OUT3\_ is: $$A_V = G_{C3} \times (R_{IN} | IR12) \times A_{Q4}$$ A dominant pole (fPOLE1) is created from the output capacitance and load resistance: $$f_{POLE1} = \frac{1}{2\pi \times C_{OUT3} \times R_{OUT3}} = \frac{I_{OUT3\_MAX}}{2\pi \times C_{OUT3} \times V_{OUT3\_}}$$ Unity-gain crossover (fc\_OUT3\_) should occur at: $$f_{C_OUT3_} = A_V \times f_{POLE1}$$ A second pole is set by the input capacitance to the base of Q4 (CQ4IN), any external base-to-emitter capacitance (CBE, see the *Base-Drive Noise Reduction* section and Figure 7), the transistor's input resistance (RIN), and the base-to-emitter pullup resistor (R12): $$f_{POLE2} = \frac{1}{2\pi \left(C_{BE} + C_{Q4IN}\right) \times R_{IN} |I|R12}$$ If the second pole occurs well after unity-gain crossover, the linear regulator remains stable. If not, then increase the output capacitance C<sub>OUT3</sub> (C8 in the *Typical Applications Circuits*) so: $$f_{POLE2} > 2 \times f_{C_OUT3_}$$ If high-ESR capacitors are used for the output capacitor (C<sub>OUT3</sub>), then cancel the ESR zero with a pole at FB3\_. This is accomplished by adding a capacitor (C<sub>FB3</sub>) from FB3\_ to GND so: $$C_{FB3_{-}} = \frac{1}{2\pi \times R3 ||R4 \times f_{ESR}|}$$ #### **OUT3\_ Output Capacitors** Connect at least a 1µF capacitor between the linear regulator's output and ground, as close to the MAX8513/ MAX8514 and the external pass transistors as possible. Depending on the selected pass transistor, larger capacitor values may be required for stability (see the Stability Requirements section). Once the minimum capacitor value for stability is determined, verify that the linear regulator's output does not contain excessive noise. Although adequate for stability, small capacitor values can provide too much bandwidth, making the linear regulator sensitive to noise. Larger capacitor values reduce the bandwidth, thereby reducing the regulator's noise sensitivity. For the negative linear regulator, if noise on the ground reference causes the design to be marginally stable, bypass the negative output back to its reference voltage (VREF3N, Figure 6). This technique reduces the differential noise on the output. Ensure the voltage rating of the capacitor exceeds the output voltage. #### **Base-Drive Noise Reduction** The high-impedance base driver is susceptible to system noise, especially when the linear regulator is lightly loaded. Capacitively coupled switching noise or inductively coupled EMI on the base drive causes fluctuations in the base current, which appear as noise on the linear regulator's output. To avoid this, keep the base-drive traces away from the step-down converter and as short as possible to minimize noise coupling. Resistors in series with the gate drivers (DH and DL) reduce the LX switching noise generated by the step-down converter. Additionally, a bypass capacitor (CBE) can be placed across the base-to-emitter resistor (Figure 7). This bypass capacitor, in addition to the transistor's input capaci- tance, reduces the frequency of the second pole (fPOLE2) that could destabilize the linear regulator (see the *Stability Requirements* section). Therefore, the stability requirements determine the maximum base-to-emitter capacitance (CBE) that can be added. #### **Transformer Selection** In systems where the step-down controller's output (OUT1) is not the highest voltage, a transformer can be used to provide additional post-regulated, high-voltage outputs. The transformer generates unregulated high-voltage supplies that power the positive and negative linear regulators. These unregulated supply voltages must be high enough to keep the pass transistors from saturating. For positive output voltages, connect the transformer as shown in the *Typical Applications Circuits* where the minimum turns ratio (n<sub>2</sub>/n<sub>1</sub>) is determined by: $$\frac{n_2}{n_1} \ge \frac{V_{OUT3\_} + V_{Q4(SAT)} + V_{D2}}{V_{OUT1}}$$ where $V_{Q4(SAT)}$ is OUT3P's pass transistor's saturation voltage under full load. Since power transfer occurs when the low-side MOSFET is on (DL = high), the transformer cannot support heavy loads with high duty cycles on $V_{OUT1}$ . ### Minimum Load Requirements (Linear Regulators) Under no-load conditions, leakage currents from the pass transistors supply the output capacitor, even when the transistor is off. Generally, this is not a problem since the feedback resistors' current drains the excess charge. However, charge can build up on the output capacitor over temperature, making V<sub>OUT2/3</sub> rise above its set point. Care must be taken to ensure the feedback resistors' current exceeds the pass transistor's leakage current over the entire temperature range. #### **Thermal Consideration** The power dissipated by the series pass transistor is calculated by: $$P_D = (|V_{IN} - V_{OUT2/3}|) \times |V_{OUT2/3}|$$ where $V_{IN}$ is the input to the transistor of the LDO and the absolute value of the difference between $V_{IN}$ and $V_{OUT2/3}$ is taken. $V_{IN}$ is derived from the transformer winding ratio. The transistor must be adequately heat sunk to prevent a thermal runaway condition. Refer to the transistor data sheet for thermal calculation. Figure 5. MAX8513 Typical Applications Circuit Figure 6. MAX8514 Typical Applications Circuit Figure 7. Base-Drive Noise Reduction ### Applications Information #### **PC Board Layout Guidelines** Careful PC board layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention. Follow these guidelines for good PC board layout: Place decoupling capacitors as close to the IC pins as possible. Keep separate the power-ground plane (connect to the sources of the low-side MOSFET, PGND, and the output capacitor's return). Connect the input decoupling capacitors across the drain of the high-side MOSFETs and the source of the low-side MOSFETs. The signal-ground plane (connected to GND) is connected to the rest of the circuit-ground return. The two ground planes then connect together with a single con- nection at the IC. Keep the high-current paths as short as possible. Connect the drains of the MOSFETS to a large copper area to help in cooling the devices, further improving efficiency and long-term reliability. - Ensure all feedback connections are short and direct. Place the feedback resistors as close to the IC as possible. - 2) Route high-speed switching nodes away from sensitive analog areas (FB\_, COMP, ILIM). - Ensure the current-sense paths for CSP and CSN run parallel and close together to cancel any noise pickup. - A reference PC board layout included in the MAX8513 evaluation kit is also provided to further aid layout. ### **Pin Configurations** \_Chip Information TRANSISTOR COUNT: 4824 PROCESS: BICMOS 34 \_\_\_\_\_\_ /I/XI//I ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.