#### **General Description**

The MAX14851 is a six-channel digital isolator utilizing Maxim's proprietary process technology, whose monolithic design provides a compact and low-cost transfer of digital signals between circuits with different power domains. The technology enables low power consumption and high channel density.

The four unidirectional channels are each capable of DC to 50Mbps, with two of the four channels passing data across the isolation barrier in each direction. The two bidirectional channels are open-drain, each capable of data rates from DC to 2Mbps.

Independent 3.0V to 5.5V supplies on each side of the isolator also make it suitable for use as a level translator. The MAX14851 can be used for isolating SPI buses, I<sup>2</sup>C buses, RS-232, RS-485/RS-422 buses, and general-purpose isolation. When used as a bus isolator, extra channels are available for power monitoring and reset signals.

The MAX14851 is available in a 16-pin QSOP (3.9mm x 4.94mm) package. The device is specified over the -40°C to +125°C temperature range.

### **Applications**

- Industrial Control Systems
- I<sup>2</sup>C, SPI, SMBus, PMBus<sup>™</sup> Interfaces
- Isolated RS-232, RS-485/RS-422
- Telecommunication Systems
- Battery Management
- Medical Systems

#### **Benefits and Features**

- Complete Digital Isolation Solution
  - 600V<sub>RMS</sub> Isolation for 60 Seconds
  - Short-Circuit Protection on Unidirectional Outputs
  - 200V<sub>RMS</sub> Working Isolation Voltage
  - Four Unidirectional Signal Paths: 2-In/2-Out
  - Two Bidirectional Open-Drain Signal Paths
  - 50Mbps (max) Unidirectional Data Rate
  - 2Mbps (max) Bidirectional Data Rate
- Compatible with Many Interface Standards
  - I<sup>2</sup>C
  - SPI
  - RS-232, RS-485/RS-422
  - SMBus, PMBus Interfaces

Ordering Information appears at end of data sheet.

### **Functional Diagram**



PMBus is a trademark of SMIF, Inc.



## Six-Channel Digital Isolator

#### **Absolute Maximum Ratings**

| V <sub>CCA</sub> to GNDA         | 0.3V to +6V                       |
|----------------------------------|-----------------------------------|
| V <sub>CCB</sub> to GNDB         | 0.3V to +6V                       |
| OUTA1, OUTA2 to GNDA             | 0.3V to (V <sub>CCA</sub> + 0.3V) |
| OUTB1, OUTB2 to GNDB             | 0.3V to (V <sub>CCB</sub> + 0.3V) |
| INA1, INA2 to GNDA               | 0.3V to +6V                       |
| I/OA1, I/OA2 to GNDA             | 0.3V to (V <sub>CCA</sub> + 0.3V) |
| INB1, INB2, I/OB1, I/OB2 to GNDB | 0.3V to +6V                       |
| OUTA1, OUTA2, OUTB1, OUTB2 Co    | ntinuous Current ±30mA            |
| I/OA1, I/OA2 Continuous Current  | ±30mA                             |

#### Package Thermal Characteristics (Note 1)

#### QSOP

Junction-to-Ambient Thermal Resistance  $(\theta_{JA}) \dots 103.7^{\circ}$ C/W Junction-to-Case Thermal Resistance  $(\theta_{JC}) \dots 37^{\circ}$ C/W

| I/OB1, I/OB2 Continuous Current                       | ±100mA         |
|-------------------------------------------------------|----------------|
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
| QSOP (derate 9.6mW/°C above +70°C)                    | 771.5mW        |
| Junction Temperature                                  | +150°C         |
| Storage Temperature Range                             | 65°C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C         |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **DC Electrical Characteristics**

 $(V_{CCA} - V_{GNDA} = 3.0V \text{ to } 5.5V, V_{CCB} - V_{GNDB} = 3.0V \text{ to } 5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{CCA} - V_{GNDA} = 3.3V, V_{CCB} - V_{GNDB} = 3.3V, \text{ and } T_A = +25^{\circ}\text{C}.)$  (Note 2)

| PARAMETER                          | SYMBOL              | CONDITIONS                                                                                                      |                          | MIN  | TYP | MAX  | UNIT |
|------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------|------|-----|------|------|
| VOLTAGE SUPPLY                     |                     | ·                                                                                                               |                          |      |     |      |      |
| Cupply Voltogo                     | V <sub>CCA</sub>    | Relative to GNDA                                                                                                |                          | 3.0  |     | 5.5  | V    |
| Supply Voltage                     | V <sub>CCB</sub>    | Relative to GNDB                                                                                                |                          | 3.0  |     | 5.5  | v    |
|                                    |                     |                                                                                                                 | V <sub>CCA</sub> = +5V   |      | 4   | 6.9  |      |
|                                    |                     | All inputs static at GND_                                                                                       | V <sub>CCB</sub> = +5V   |      | 3.6 | 6.1  |      |
|                                    |                     | I <sub>CCA</sub> ,<br>I <sub>CCB</sub><br>All inputs switching<br>(INA_, INB_ at 50Mbps<br>and I/OA_ at 2Mbps). | V <sub>CCA</sub> = +3.3V |      | 3.6 | 6.2  |      |
|                                    |                     |                                                                                                                 | V <sub>CCB</sub> = +3.3V |      | 3.2 | 5.5  |      |
| Supply Current                     |                     |                                                                                                                 | V <sub>CCA</sub> = +5V   |      | 6.4 | 10.2 | mA   |
|                                    |                     |                                                                                                                 | V <sub>CCB</sub> = +5V   |      | 5.8 | 9.2  |      |
|                                    |                     |                                                                                                                 | V <sub>CCA</sub> = +3.3V |      | 4.6 | 7.6  |      |
|                                    |                     | No load. (Note 3)                                                                                               | V <sub>CCB</sub> = +3.3V |      | 4.1 | 6.7  |      |
| Undervoltage Lockout<br>Threshold  | V <sub>UVLO</sub> _ | V <sub>CC</sub> _ rising (Note 4)                                                                               |                          | 2.45 | 2.6 | 2.85 | V    |
| Undervoltage Lockout<br>Hysteresis | VUVLOHYS            | (Note 4)                                                                                                        |                          |      | 55  |      | mV   |

### **DC Electrical Characteristics (continued)**

 $(V_{CCA} - V_{GNDA} = 3.0V \text{ to } 5.5V, V_{CCB} - V_{GNDB} = 3.0V \text{ to } 5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{CCA} - V_{GNDA} = 3.3V, V_{CCB} - V_{GNDB} = 3.3V, \text{ and } T_A = +25^{\circ}\text{C}.) \text{ (Note 2)}$ 

| PARAMETER                                      | SYMBOL            | CONDITIONS                                                                      | MIN                       | TYP  | MAX                       | UNIT |
|------------------------------------------------|-------------------|---------------------------------------------------------------------------------|---------------------------|------|---------------------------|------|
| UNIDIRECTIONAL LOGIC                           | INPUTS AND        | OUTPUTS (INA_, INB_, OUTA_, OUTB_)                                              | ·                         |      |                           |      |
|                                                |                   | INA_ relative to GNDA                                                           | 0.7 x<br>V <sub>CCA</sub> |      |                           |      |
| Input Logic-High Voltage                       | VIH               | INB_ relative to GNDB                                                           | 0.7 х<br>V <sub>ССВ</sub> |      |                           | V    |
|                                                | N                 | INA_ relative to GNDA                                                           |                           |      | 0.8                       |      |
| Input Logic-Low Voltage                        | VIL               | INB_ relative to GNDB                                                           |                           |      | 0.8                       | V    |
| Input Hystoresis                               | Mun (em           | INA_ relative to GNDA                                                           |                           | 0.45 |                           | V    |
| Input Hysteresis                               | V <sub>HYST</sub> | INB_ relative to GNDB                                                           |                           | 0.45 |                           | v    |
| Input Leakage Current                          | ١L                | INA_/INB_ = 0 or V <sub>CC</sub> _                                              | -1                        |      | +1                        | μA   |
| Input Capacitance                              | C <sub>IN</sub>   | INA_, INB_, f = 1MHz                                                            |                           | 2    |                           | pF   |
| Output Logic-High<br>Voltage                   | M                 | OUTA_ relative to GNDA,<br>source current = 4mA                                 | V <sub>CCA</sub><br>- 0.4 |      |                           | V    |
|                                                | V <sub>OH</sub>   | OUTB_ relative to GNDB,<br>source current = 4mA                                 | V <sub>CCB</sub><br>- 0.4 |      |                           | v    |
| Output Logic-Low                               | V <sub>OL</sub>   | OUTA_ relative to GNDA, sink current = 4mA                                      |                           |      | 0.4                       | V    |
| Voltage                                        |                   | OUTB_ relative to GNDB, sink current = 4mA                                      |                           |      | 0.4                       | v    |
| BIDIRECTIONAL LOGIC I                          | NPUTS AND         | OUTPUTS (I/OA_, I/OB_)                                                          |                           |      |                           |      |
| Input Threshold Voltage                        | VIT               | I/OA_ relative to GNDA                                                          | 0.5                       |      | 0.7                       | V    |
|                                                |                   | I/OA_ relative to GNDA                                                          | 0.7                       |      |                           | Ň    |
| Input Logic-High Voltage                       | V <sub>IH</sub>   | I/OB_ relative to GNDB                                                          | 0.5 x<br>V <sub>CCB</sub> |      |                           | V    |
|                                                |                   | I/OA_ relative to GNDA                                                          |                           |      | 0.5                       |      |
| Input Logic-Low Voltage                        | VIL               | I/OB_ relative to GNDB                                                          |                           |      | 0.3 x<br>V <sub>CCB</sub> | V    |
| Input/Output Logic-Low<br>Threshold Difference | ΔV <sub>TOL</sub> | I/OA_ relative to GNDA, $0.5mA \le I_{OUT} \le 3.5mA$ sink current (Note 6)     | 50                        |      |                           | mV   |
| Input Hustorasia                               | Manage            | I/OA_ relative to GNDA                                                          |                           | 75   |                           | mV   |
| Input Hysteresis                               | V <sub>HYST</sub> | I/OB_ relative to GNDB                                                          |                           | 200  |                           | mv   |
| Innut Lookago Current                          |                   | I/OA_ = V <sub>CCA</sub>                                                        | -2                        |      | +10                       |      |
| Input Leakage Current                          | l IL              | I/OB_ = V <sub>CCB</sub>                                                        | -1                        |      | +1                        | μA   |
| Output Logic-Low                               | V <sub>OL</sub>   | I/OA_ relative to GNDA, 0.5mA $\leq$ I <sub>OUT</sub> $\leq$ 3.5mA sink current | 0.65                      |      | 0.8                       | V    |
| Voltage                                        |                   | I/OB_ relative to GNDB, I <sub>OUT</sub> = 35mA sink current                    |                           |      | 0.4                       |      |

#### **Switching Electrical Characteristics**

 $(V_{CCA} - V_{GNDA} = 3.0V \text{ to } 5.5V, V_{CCB} - V_{GNDB} = 3.0V \text{ to } 5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{CCA} - V_{GNDA} = 3.3V, V_{CCB} - V_{GNDB} = 3.3V, \text{ and } T_A = +25^{\circ}\text{C}.) \text{ (Note 3)}$ 

| PARAMETER                         | SYMBOL                                  | CONDITIONS                                             |                                                              | MIN        | TYP | MAX  | UNIT  |
|-----------------------------------|-----------------------------------------|--------------------------------------------------------|--------------------------------------------------------------|------------|-----|------|-------|
| Common-Mode Transient<br>Immunity | CMTI                                    | $V_{IN_{,I/O_{}}} = V_{CC_{}}$ or $V_{GN}$             | <sub>D_</sub> (Note 7)                                       |            | 3.2 |      | kV/µs |
| UNIDIRECTIONAL DYNA               | NIC SWITCHI                             | IG CHARACTERISTICS (II                                 | NA_, INB_, OUTA_, OUTE                                       | <u>;</u> ) |     |      |       |
| Maximum Data Rate                 | DR <sub>MAX</sub>                       | INA_ to OUTB_, INB_ to                                 | OUTA_                                                        | 50         |     |      | Mbps  |
| Minimum Pulse Width               | PW <sub>MIN</sub>                       | INA_ to OUTB_, INB_ to                                 | OUTA_                                                        |            |     | 20   | ns    |
|                                   | 1                                       |                                                        | $4.5V \le V_{CC} \le 5.5V$                                   | 4.0        |     | 11.8 |       |
| Drag a patient Dalau              | t <sub>DPLH</sub>                       | INA_to OUTB_, INB_to                                   | $3.0V \le V_{CC} \le 3.6V$                                   | 4.0        |     | 13.3 | - ns  |
| Propagation Delay                 | 1                                       |                                                        | $4.5V \le V_{CC} \le 5.5V$                                   | 4.3        |     | 11.6 |       |
|                                   | <sup>t</sup> DPHL                       |                                                        | $3.0V \le V_{CC} \le 3.6V$                                   | 4.4        |     | 13.4 |       |
| Pulse-Width Distortion            |                                         | INA_ to OUTB_, INB_<br>TO OUTA_, R <sub>I</sub> = 1MΩ, | $4.5 \forall \leq \forall_{CC} \leq 5.5 \forall$             |            |     | 2.9  |       |
| tdplh - tdphl                     | PWD $C_L = 15pF$ , Figure 1<br>(Note 8) | $3.0V \le V_{CC} \le 3.6V$                             |                                                              |            | 2.6 | ns   |       |
| Channel-to-Channel                |                                         | OUTB1 to OUTB2 output skew, Figure 1<br>(Note 8)       |                                                              |            |     | 2    |       |
| Skew                              | <sup>t</sup> DSKEWCC                    | OUTA1 to OUTA2 output skew, Figure 1<br>(Notes 8)      |                                                              |            |     | 2    | ns    |
| Part-to-Part Skew                 | t <sub>DSKEWPP</sub>                    | $\Delta t_{DPLH}, \Delta t_{DPHL}$ (Note 8)            |                                                              |            | 8   | ns   |       |
| Rise Time                         | t <sub>R</sub>                          | OUTA_, OUTB_, 10% to 9<br>Figure 1                     | OUTA_, OUTB_, 10% to 90%, C <sub>L</sub> = 15pF,<br>Figure 1 |            |     | 5    |       |
| Fall Time                         | t <sub>F</sub>                          | OUTA_, OUTB_, 90% to Figure 1                          | 10%, C <sub>L</sub> = 15pF,                                  |            |     | 5    | ns    |

### **Switching Electrical Characteristics (continued)**

 $(V_{CCA} - V_{GNDA} = 3.0V \text{ to } 5.5V, V_{CCB} - V_{GNDB} = 3.0V \text{ to } 5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{CCA} - V_{GNDA} = 3.3V, V_{CCB} - V_{GNDB} = 3.3V, \text{ and } T_A = +25^{\circ}\text{C}.) \text{ (Note 3)}$ 

| PARAMETER              | SYMBOL             | COND                                                                                                     | MIN                                                                                                        | TYP MAX | UNIT  |      |
|------------------------|--------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------|-------|------|
| BIDIRECTIONAL DYNA     | MIC SWITCH         | IING CHARACTERISTICS                                                                                     | (I/OA_, I/OB_)                                                                                             |         |       |      |
| Maximum Data Rate      | DR <sub>MAX</sub>  | I/OA_ to I/OB_, I/OB_ to I                                                                               | /OA_                                                                                                       | 2       |       | Mbps |
|                        | tourse             | I/OA_ = 0.5V to I/OB_ =<br>0.7 x V <sub>CCB</sub> , C <sub>A</sub> = C <sub>B</sub> =                    | $\begin{array}{l} 4.5 V \leq V_{CC} \leq 5.5 V, \\ R_{A} = 1430 \Omega, \\ R_{B} = 143 \Omega \end{array}$ | 25.4    | 85.8  |      |
|                        | <sup>t</sup> PLHAB | 10pF, Figure 2                                                                                           | $\begin{array}{l} 3.0V \leq V_{CC_{-}} \leq 3.6V, \\ R_{A} = 953\Omega, \\ R_{B} = 95.3\Omega \end{array}$ | 26.3    | 93.0  |      |
|                        | t=                 | I/OA_ = 0.5V to I/OB_ =                                                                                  | $\begin{array}{l} 4.5 V \leq V_{CC} \leq 5.5 V, \\ R_{A} = 1430 \Omega, \\ R_{B} = 143 \Omega \end{array}$ | 42.2    | 144.3 |      |
| Propagation Delay      | <sup>t</sup> PHLAB | 0.4V, $C_A = C_B = 10pF$ ,<br>Figure 2                                                                   | $\begin{array}{l} 3.0V \leq V_{CC} \leq 3.6V, \\ R_{A} = 953\Omega, \\ R_{B} = 95.3\Omega \end{array}$     | 49.5    | 189.0 |      |
|                        | 4                  | PLHBA $I/OB_ = 0.5V \times V_{CCB}$ to<br>$I/OA_ = 0.7 \times V_{CCA}, C_A$<br>$= C_B = 10pF$ , Figure 2 | $\begin{array}{l} 4.5 V \leq V_{CC} \leq 5.5 V, \\ R_{A} = 1430 \Omega, \\ R_{B} = 143 \Omega \end{array}$ | 43.7    | 122.9 | ns   |
|                        | <sup>i</sup> PLHBA |                                                                                                          |                                                                                                            | 32.1    | 94.2  |      |
|                        |                    | $I/OB_{-} = 0.3V \times V_{CCB}$ to                                                                      | $\begin{array}{l} 4.5 V \leq V_{CC} \leq 5.5 V, \\ R_{A} = 1430 \Omega, \\ R_{B} = 143 \Omega \end{array}$ | 28.9    | 133.8 |      |
|                        | <sup>T</sup> PHLBA | tPHLBA I/OA_ = 0.9V, $C_A = C_B$<br>= 10pF, Figure 2                                                     |                                                                                                            | 29.6    | 117.2 |      |
|                        |                    | t <sub>PLHAB</sub> – t <sub>PHLAB</sub>                                                                  | $4.5V \le V_{CC} \le 5.5V$                                                                                 |         | 62.2  |      |
| Pulse-Width Distortion | PWDAB              | (Note 8)                                                                                                 | $3.0V \le V_{CC} \le 3.6V$                                                                                 |         | 100.4 |      |
|                        |                    | <br> tplhba – tphlba                                                                                     | $4.5 V \le V_{CC} \le 5.5 V$                                                                               |         | 32.0  | ns   |
|                        | PWD <sub>BA</sub>  | (Note 8)                                                                                                 | $3.0V \le V_{CC} \le 3.6V$                                                                                 |         | 37.0  |      |

#### **Switching Electrical Characteristics (continued)**

 $(V_{CCA} - V_{GNDA} = 3.0V \text{ to } 5.5V, V_{CCB} - V_{GNDB} = 3.0V \text{ to } 5.5V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{CCA} - V_{GNDA} = 3.3V, V_{CCB} - V_{GNDB} = 3.3V, \text{ and } T_A = +25^{\circ}\text{C}.)$  (Note 3)

| PARAMETER | SYMBOL          | COND                                                                       | CONDITIONS                                                                         |      | ТҮР | MAX   | UNIT |
|-----------|-----------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------|------|-----|-------|------|
|           | t               | $I/OA_ = 0.7 \times V_{CCA}$ to                                            | $4.5V ≤ V_{CC_} ≤ 5.5V,$<br>R <sub>A</sub> = 1430Ω                                 | 8.3  |     | 33.4  |      |
|           | t <sub>FA</sub> | 0.3 x V <sub>CCA</sub> , C <sub>A</sub> = 40pF,<br>Figure 2                | $\begin{array}{l} 3.0V \leq V_{CC} \leq 3.6V, \\ R_{A} = 953\Omega \end{array}$    | 8.8  |     | 43.8  |      |
|           | +               | $I/OB_{=} = 0.7 \times V_{CCB}$                                            | $\begin{array}{l} 4.5 V \leq V_{CC} \leq 5.5 V, \\ R_{B} = 143 \Omega \end{array}$ | 10.5 |     | 33.2  |      |
| Foll Time | t <sub>FB</sub> | to 0.3 x V <sub>CCB</sub> , C <sub>B</sub> =<br>400pF, Figure 2            | $3.0V \le V_{CC} \le 3.6V$ ,<br>R <sub>B</sub> = 95.3 $\Omega$                     | 12.9 |     | 48.3  |      |
| Fall Time | +               | $t_{FA}$ $I/OA_= 0.9 \times V_{CCA}$<br>to 900mV, $C_A = 40pF$<br>Figure 2 | 4.5V ≤ V <sub>CC</sub> _ ≤ 5.5V,<br>R <sub>A</sub> = 1430Ω                         | 16.1 |     | 86.7  | ns   |
|           | 'FA             |                                                                            | $3.0V \le V_{CC} \le 3.6V,$<br>R <sub>A</sub> = 953Ω                               | 14.5 |     | 67.4  |      |
|           | +               |                                                                            | $4.5V \le V_{CC_{-}} \le 5.5V,$<br>R <sub>B</sub> = 143Ω                           | 23.0 |     | 75.1  |      |
|           | t <sub>FB</sub> | 400mV, C <sub>B</sub> = 400pF,<br>Figure 2                                 | $3.0V \le V_{CC} \le 3.6V,$<br>R <sub>B</sub> = 95.3Ω                              | 26.9 |     | 104.7 |      |

Note 2: All units are production tested at T<sub>A</sub> = +25°C. Specifications over temperature are guaranteed by design. All voltages of side A are referenced to GNDA. All voltages of side B are referenced to GNDB, unless otherwise noted.

**Note 3:** Guaranteed by design. Not production tested.

- Note 4: The undervoltage lockout threshold and hysteresis guarantee that the outputs are in a known state during a slump in the supplies. See the *Detailed Description* section for more information.
- **Note 5:**  $\Delta V_{TOL} = V_{OL} V_{IL}$ . This is the minimum difference between the output logic-low voltage and the input logic threshold for the same I/O pin. This ensures that the I/O channels are not latched low when any of the I/O inputs are driven low (see the *Bidirectional Channels* section).
- **Note 6:** CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDA and GNDB.
- **Note 7:** Pulse-width distortion is defined as the difference in propagation delay between low-to-high and high-to-low transitions on the same channel. Channel-to-channel skew is defined as the difference in propagation delay between different channels on the same device. Part-to-part skew is defined as the difference in propagation delays (for unidirectional channels) between different devices, when both devices operate with the same supply voltage, at the same temperature and have identical package and test circuits.

#### **ESD Protection**

| PARAMETER | SYMBOL | CONDITIONS                 | MIN | TYP | MAX | UNITS |
|-----------|--------|----------------------------|-----|-----|-----|-------|
| ESD       |        | Human Body Model, all pins | ±4  |     | kV  |       |

# Six-Channel Digital Isolator

# **Insulation and Safety Characteristics**

| PARAMETER                                    | SYMBOL            | CONDITIONS                                          | VALUE     | UNIT             |
|----------------------------------------------|-------------------|-----------------------------------------------------|-----------|------------------|
| Maximum Repetitive Peak<br>Isolation Voltage | VIORM             | (Note 8)                                            | 282       | VP               |
| Maximum Working Isolation<br>Voltage         | VIOWM             | Continuous RMS voltage (Note 8)                     | 200       | V <sub>RMS</sub> |
| Maximum Transient Isolation<br>Voltage       | VIOTM             | t = 1s                                              | 850       | VP               |
| Maximum Withstand Isolation<br>Voltage       | V <sub>ISO</sub>  | f <sub>SW</sub> = 60Hz, duration = 60s (Notes 8, 9) | 600       | V <sub>RMS</sub> |
| Maximum Surge Isolation Voltage              | V <sub>IOSM</sub> | Basic insulation, 1.2/50µs pulse per IEC 61000-4-5  | 1         | kV               |
| Insulation Resistance                        | R <sub>S</sub>    | T <sub>A</sub> = 150°C, V <sub>IO</sub> = 500V      | >109      | Ω                |
| Barrier Capacitance Side A to Side B         | C <sub>IO</sub>   | f <sub>SW</sub> = 1MHz (Note10)                     | 12        | pF               |
| External Tracking (Creepage)                 | CPG               | QSOP                                                | 3.2       | mm               |
| External Air Gap (Clearance)                 | CLR               | QSOP                                                | 3.2       | mm               |
| Internal Clearance                           |                   | Distance through insulation                         | 0.0026    | mm               |
| Comparative Tracking Index                   | СТІ               | Material Group II (IEC 60112)                       | >400      | V                |
| Climatic Category                            |                   |                                                     | 40/125/21 |                  |
| Pollution Degree (DIN VDE 0110,<br>Table 1)  |                   |                                                     | 2         |                  |

**Note 8:**  $V_{ISO}$ ,  $V_{IOWM}$ , and  $V_{IORM}$  are defined by the IEC 60747-5-5 standard. **Note 9** Product is qualified at  $V_{ISO}$  for 60s and 100% production tested at 120% of  $V_{ISO}$  for 1s. **Note 10:** Capacitance is measured with all pins on the field-side and logic-side tied together.

# Six-Channel Digital Isolator

### **Test Circuits/Timing Diagrams**



Figure 1. Test Circuit (A) and Timing Diagram (B) for Unidirectional Channels



Figure 2. Test Circuit (A) and Timing Diagrams (B) and (C) for Bidirectional Channels

### **Typical Operating Characteristics**

(V<sub>CCA</sub> – V<sub>GNDA</sub> = 3.3V, V<sub>CCB</sub> – V<sub>GNDB</sub> = 3.3V, all inputs idle, T<sub>A</sub> = +25°C, unless otherwise noted.)



# Six-Channel Digital Isolator

#### **Typical Operating Characteristics (continued)**

 $(V_{CCA} - V_{GNDA} = 3.3V, V_{CCB} - V_{GNDB} = 3.3V)$ , all inputs idle,  $T_A = +25^{\circ}C$ , unless otherwise noted.)



















# Six-Channel Digital Isolator

### **Typical Operating Characteristics (continued)**

 $(V_{CCA} - V_{GNDA} = 3.3V, V_{CCB} - V_{GNDB} = 3.3V, all inputs idle, T_A = +25^{\circ}C, unless otherwise noted.)$ 



















# **Pin Configuration**



### **Pin Description**

| PIN | NAME             | FUNCTION                                                                                               | REFERENCE |
|-----|------------------|--------------------------------------------------------------------------------------------------------|-----------|
| 1   | V <sub>CCA</sub> | Supply Voltage of Logic Side A. Bypass $V_{CCA}$ with a 0.1 $\mu F$ ceramic capacitor to GNDA.         | GNDA      |
| 2   | INA1             | Logic Input 1 on Side A. INA1 is translated to OUTB1.                                                  | GNDA      |
| 3   | INA2             | Logic Input 2 on Side A. INA2 is translated to OUTB2.                                                  | GNDA      |
| 4   | OUTA1            | Logic Output 1 on Side A. OUTA1 is a push-pull output.                                                 | GNDA      |
| 5   | OUTA2            | Logic Output 2 on Side A. OUTA2 is a push-pull output.                                                 | GNDA      |
| 6   | I/OA1            | Bidirectional Input/Output 1 on Side A. I/OA1 is translated to/from I/OB1 and is an open-drain output. | GNDA      |
| 7   | I/OA2            | Bidirectional Input/Output 2 on Side A. I/OA2 is translated to/from I/OB2 and is an open-drain output. | GNDA      |
| 8   | GNDA             | Ground Reference for Side A                                                                            | _         |
| 9   | GNDB             | Ground Reference for Side B                                                                            | _         |
| 10  | I/OB2            | Bidirectional Input/Output 2 on Side B. I/OB2 is translated to/from I/OA2 and is an open-drain output. | GNDB      |
| 11  | I/OB1            | Bidirectional Input/Output 1 on Side B. I/OB1 is translated to/from I/OA1 and is an open-drain output. | GNDB      |
| 12  | INB2             | Logic Input 2 on Side B. INB2 is translated to OUTA2.                                                  | GNDB      |
| 13  | INB1             | Logic Input 1 on Side B. INB1 is translated to OUTA1.                                                  | GNDB      |
| 14  | OUTB2            | Logic Output 2 on Side B. OUTB2 is a push-pull output.                                                 | GNDB      |
| 15  | OUTB1            | Logic Output 1 on Side B. OUTB1 is a push-pull output.                                                 | GNDB      |
| 16  | V <sub>CCB</sub> | Supply Voltage of Logic Side B. Bypass $V_{CCB}$ with a $0.1\mu\text{F}$ ceramic capacitor to GNDB.    | GNDB      |

#### **Detailed Description**

The MAX14851 is a six-channel digital isolator. The device is rated for  $600V_{RMS}$  isolation voltage for 60 seconds. This digital isolator offers a low power, low-cost, and high electromagnetic interference (EMI) immunity through Maxim's proprietary process technology. The device uses a monolithic solution to isolate different ground domains and block high-voltage/high-current transients from sensitive or human interface circuitry. Four of the six channels are unidirectional, two in each direction. All four unidirectional channels support data rates of up to 50Mbps. The other two channels are bidirectional with data rates up to 2Mbps.

Isolation of I<sup>2</sup>C, SPI/MICROWIRE<sup>®</sup>, and other serial busses can be achieved with the MAX14851. The device features two supply inputs, V<sub>CCA</sub> and V<sub>CCB</sub>, that independently set the logic levels on either side of the device. V<sub>CCA</sub> and V<sub>CCB</sub> are referenced to GNDA and GNDB, respectively. The MAX14851 also features a refresh circuit to ensure output accuracy when an input remains in the same state indefinitely.

#### **Digital Isolation**

The MAX14851 provides galvanic isolation for digital signals that are transmitted between two ground domains. Up to  $200V_{RMS}$  of continuous isolation is supported as well as transient differences of up to 850V.

#### Level Shifting

In addition to isolation, the MAX14851 can be used for level translation.  $V_{CCA}$  and  $V_{CCB}$  can be independently set to any voltage from 3.0V to 5.5V. The supply voltage sets the logic level on the corresponding side of the isolator.

#### **Unidirectional and Bidirectional Channels**

The MAX14851 operates both as a unidirectional device and bidirectional device simultaneously. Each unidirectional channel can only be used in the direction shown in the functional diagram. The bidirectional channels function without requiring a direction control input.

#### **Unidirectional Channels**

The device features four unidirectional channels that operate independently with guaranteed data rates from DC to 50Mbps. The output driver of each unidirectional channel is push-pull, eliminating the need for pullup resistors. The outputs are able to drive both TTL and CMOS logic inputs.

#### **Bidirectional Channels**

The device features two bidirectional channels that have open-drain outputs. The bidirectional channels do not require a direction control input. A logic-low on one side causes the corresponding pin on the other side to be pulled low while avoiding data latching within the device. The input logic-low thresholds (V<sub>IT</sub>) of I/OA1 and I/OA2 are at least 50mV lower than the output logic-low voltages of I/OA1 and I/OA2. This prevents an output logic-low on side A from being accepted as an input low and subsequently transmitted to side B, thus preventing a latching action.

The I/OA1, I/OA2, I/OB1, and I/OB2 pins have open-drain outputs, requiring pullup resistors to their respective supplies for logic-high outputs. The output low voltages are guaranteed for sink currents of up to 35mA for side B, and 3.5mA for side A (see the <u>DC Electrical</u> <u>Characteristics</u> table).

#### Startup and Undervoltage Lockout

The V<sub>CCA</sub> and V<sub>CCB</sub> supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a slump in the supplies. When an undervoltage event is detected on either of the supplies, all outputs on both sides are automatically controlled, regardless of the status of the inputs (<u>Table 1</u>). The bidirectional outputs become high impedance and are pulled high by the external pullup resistor on the open-drain output. The unidirectional outputs are pulled high internally to the voltage of the V<sub>CCA</sub> or V<sub>CCB</sub> supply during undervoltage conditions.

#### **Table 1. Output Behavior During Undervoltage Conditions**

| V <sub>IN</sub> | V <sub>CCA</sub> | V <sub>CCB</sub> | V <sub>OUTA</sub> _      | V <sub>OUTB</sub> _      |
|-----------------|------------------|------------------|--------------------------|--------------------------|
| 1               | Powered          | Powered          | 1                        | 1                        |
| 0               | Powered          | Powered          | 0                        | 0                        |
| X               | Under Voltage    | Powered          | Follows V <sub>CCA</sub> | 1                        |
| X               | Powered          | Under Voltage    | 1                        | Follows V <sub>CCB</sub> |

<u>Figure 3</u> shows an example of the behavior of the outputs during power-up and power-down. This behavior is symmetrical for  $V_{CCA}$  and  $V_{CCB}$  rising/falling.

#### **Safety Regulatory Approvals**

The MAX14851AEE+ is safety certified by UL. Per UL1577, the MAX14851 is 100% tested at an equivalent  $V_{ISO}$  of 720V<sub>RMS</sub> for one second (see Table 2).

#### **Applications Information**

#### Effect of Continuous Isolation on Lifetime

High-voltage conditions cause insulation to degrade over time. Higher voltages result in faster degradation. Even the high-quality insulating material used in the MAX14851 can degrade over long periods of time with a constant high-voltage across the isolation barrier. Figure 4 shows the life expectancy of the MAX14851 vs. working isolation voltage.

#### **Power Supply Sequencing**

The MAX14851 does not require special power-supply sequencing. The logic levels are set independently on either side by  $V_{CCA}$  and  $V_{CCB}$ . Each supply can be present over the entire specified range regardless of the level or presence of the other.

#### **Power Supply Decoupling**

To reduce ripple and the chance of introducing data errors, bypass V<sub>CCA</sub> and V<sub>CCB</sub> with 0.1µF ceramic capacitors to GNDA and GNDB, respectively. Place the bypass capacitors as close to the power-supply input pins as possible.

#### Table 2. Safety Regulatory Approvals

| SAFETY AGENCY | STANDARD          | ISOLATION NUMBER                                     | FILE NUMBER |
|---------------|-------------------|------------------------------------------------------|-------------|
| UL            | UL1577 Recognized | 600V <sub>RMS</sub> isolation voltage for 60 seconds | E351759     |



Figure 3. Undervoltage Lockout Behavior



Figure 4. Life Expectancy vs. Working Isolation Voltage

#### **Calculating Power Dissipation**

The MAX14851 dissipates power based on the switching data rate of the input and output channels, and loads on the channel outputs. The required current for a given supply ( $V_{CCA}$  or  $V_{CCB}$ ) can be estimated by summing the current required for each channel. The supply current for a channel depends on whether the channel is an input or an output, the channel's data rate, and the capacitive or resistive load, if it is an output. The typical current for an input or output at any data rate can be estimated from the graphs in Figure 5 and Figure 6. Please note the data in Figure 5 and Figure 6 are extrapolated from the supply current measurements in a typical operating condition.

The total current for a single channel is the sum of the "no load" current (shown in Figure 5 and Figure 6) which is a function of Voltage and Data Rate, and the "load current" which depends upon the type of load. Current into a capacitive load is a function of the load capacitance, the switching frequency, and the supply voltage.

$$I_{CL} = C_L \times f_{SW} \times V_{CC}$$

where

I<sub>CL</sub> is the current required to drive the capacitive load.

CL is the load capacitance on the isolator's output pin.

 $f_{SW}$  is the switching frequency (bits per second / 2).

 $\mathsf{V}_{CC}$  is the supply voltage on the output side of the isolator.

Current into a resistive load depends on the load resistance, the supply voltage and the average duty cycle of the data waveform. The DC load current can be conservatively estimated by assuming the output is always high.

$$I_{RL} = V_{CC} / R_{L}$$

where

I<sub>RL</sub> is the current required to drive the resistive load.

 $\mathsf{V}_{CC}$  is the supply voltage on the output side of the isolator.

RL is the load resistance on the isolator's output pin.

The required supply current for switching bidirectional open-drain inputs/outputs is negligible, and can be ignored when calculating power dissipation. Some current, however, will be pulled from the supply through the pull-up resistors on those pins. To calculate that current under worst-case conditions, assume that the I/O is always low and calculate the current as:

where

 $I_{IO}$  is the current through the pull-up resistor.

 $V_{CC}\xspace$  is the supply voltage on the side of the bidirectional input/output.

RPU is the pull-up resistance on the input/output.

Example (shown in Figure 7): A MAX14851 is operating with V<sub>CCA</sub> = 3.3V, V<sub>CCB</sub> = 5V.

The bidirectional channels (I/O\_1 and I/O\_2), in this application channel 1 (SCL) and channel 2 (SDA), implement an isolated I<sup>2</sup>C Bus, operating at Fast Mode Plus (FM+) with a clock rate of 1MHz. As noted previously, the power dissipated in these channels during switching is negligible and will be ignored for further calculations.

The other 4 channels are unidirectional;

- INA1 is a 10MHz input driving an output OUTB1 which has a 10pF capactive load.
- INA2 is held low and the channel is not in use and the resistive load is negligible since the isolator is driving a CMOS input.
- Similarly, INB1 is held low and the channel is not in use and the load current from OUTA1 is considered negligible.
- INB2 is a 5MHz input driving an output OUTA2 which has a with a  $10k\Omega$  resistive load.

Refer to Table 3 and Table 4 for the V<sub>CCA</sub> and V<sub>CCB</sub> supply current calculation worksheets.



Figure 5. Supply Current per Input Channel (Estimated)



Figure 6. Supply Current per Output Channel (Estimated)

### Table 3. Side A Power Dissipation Calculation Worksheet

| SIDE A                                  | VCCA = 3.3V |                    |                                      |      |                           |                      |  |
|-----------------------------------------|-------------|--------------------|--------------------------------------|------|---------------------------|----------------------|--|
| Channel                                 | IN/OUT      | Data Rate<br>(MHz) | Load Type                            | Load | "No Load" Current<br>(mA) | Load Current<br>(mA) |  |
| INA1                                    | IN          | 10                 | _                                    | —    | 1                         | _                    |  |
| INA2                                    | IN          | 0                  | _                                    | —    | 1.8                       | _                    |  |
| OUTA1                                   | OUT         | 0                  | _                                    | —    | 1.8                       | —                    |  |
| OUTA2                                   | OUT         | 5                  | Resistive                            | 10kΩ | 2                         | 0.33                 |  |
| TOTAL                                   |             |                    |                                      | 6.6  | 0.33                      |                      |  |
| TOTAL CURRENT                           |             |                    |                                      | 6.93 |                           |                      |  |
| CALCULATED POWER DISSIPATION FOR SIDE A |             |                    | VCCA x ICCA = 3.3V x 6.93mA = 22.9mW |      |                           |                      |  |

### Table 4. Side B Power Dissipation Calculation Worksheet

| SIDE B                             | VCCB = 5.0V |                    |            |                    |                           |                      |  |
|------------------------------------|-------------|--------------------|------------|--------------------|---------------------------|----------------------|--|
| Channel                            | IN/OUT      | Data Rate<br>(MHz) | Load Type  | Load               | "No Load" Current<br>(mA) | Load Current<br>(mA) |  |
| OUTB1                              | OUT         | 10                 | Capacitive | 10pF               | 2.8                       | 0.5                  |  |
| OUTB2                              | OUT         | 0                  | _          | _                  | 2.1                       | _                    |  |
| INB1                               | IN          | 0                  | —          | _                  | 2.2                       | —                    |  |
| INB2                               | IN          | 5                  |            | 10kΩ               | 2.3                       | 0.5                  |  |
| TOTAL                              |             |                    |            | 9.4                | 1.0                       |                      |  |
| TOTAL CURRENT                      |             |                    |            | 10.                | 4                         |                      |  |
| TOTAL POWER DISSIPATION FOR SIDE B |             |                    |            | VCCB x ICCB = 5V x | x 10.4mA = 52mW           |                      |  |



Figure 7. Example Circuit for Supply Current Calculation

# **Typical Operating Circuits**





## **Typical Operating Circuits (continued)**

### **Ordering Information**

| PART          | TEMP RANGE      | PIN-PACKAGE |  |  |
|---------------|-----------------|-------------|--|--|
| MAX14851AEE+  | -40°C to +125°C | 16 QSOP     |  |  |
| MAX14851AEE+T | -40°C to +125°C | 16 QSOP     |  |  |

+Denotes lead(Pb)-free/RoHS-compliant package.

T = Tape and Reel

# Chip Information

PROCESS: BICMOS

### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE PACKAGE |       | OUTLINE        | LAND           |  |
|-----------------|-------|----------------|----------------|--|
| TYPE CODE       |       | NO.            | PATTERN NO.    |  |
| 16 QSOP         | E16+1 | <u>21-0055</u> | <u>90-0167</u> |  |

# Six-Channel Digital Isolator

### **Revision History**

| REVIS<br>NUME | - | REVISION<br>DATE | DESCRIPTION     | PAGES<br>CHANGED |
|---------------|---|------------------|-----------------|------------------|
| 0             |   | 6/17             | Initial release | —                |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.