### **General Description** The MAX12528 is a dual 80Msps, 12-bit analog-to-digital converter (ADC) featuring fully differential wideband track-and-hold (T/H) inputs, driving internal quantizers. The MAX12528 is optimized for low power, small size, and high dynamic performance in intermediate frequency (IF) and baseband sampling applications. This dual ADC operates from a single 3.3V supply, consuming only 726mW while delivering a typical 69.8dB signal-tonoise ratio (SNR) performance at a 175MHz input frequency. The T/H input stages accept single-ended or differential inputs up to 400MHz. In addition to low operating power, the MAX12528 features a 330µW powerdown mode to conserve power during idle periods. A flexible reference structure allows the MAX12528 to use the internal 2.048V bandgap reference or accept an externally applied reference and allows the reference to be shared between the two ADCs. The reference structure allows the full-scale analog input range to be adjusted from ±0.35V to ±1.15V. The MAX12528 provides a common-mode reference to simplify design and reduce external component count in differential analog input circuits. The MAX12528 supports either a single-ended or differential input clock. User-selectable divide-by-two (DIV2) and divide-by-four (DIV4) modes allow for design flexibility and help eliminate the negative effects of clock jitter. Wide variations in the clock duty cycle are compensated with the ADC's internal duty-cycle equalizer (DCE). The MAX12528 features two parallel, 12-bit-wide, CMOS-compatible outputs. The digital output format is pin-selectable to be either two's complement or Gray code. A separate power-supply input for the digital outputs accepts a 1.7V to 3.6V voltage for flexible interfacing with various logic levels. The MAX12528 is available in a 10mm x 10mm x 0.8mm, 68-pin thin QFN package with exposed paddle (EP), and is specified for the extended (-40°C to +85°C) temperature range. ### **Applications** IF and Baseband Communication Receivers Cellular, LMDS, Point-to-Point Microwave, MMDS, HFC, WLAN I/Q Receivers Medical Imaging Portable Instrumentation Digital Set-Top Boxes Low-Power Data Acquisition ## **Features** - ♦ Direct IF Sampling Up to 400MHz - **♦** Excellent Dynamic Performance 70.7dB/69.8dB SNR at $f_{IN} = 70MHz/175MHz$ 78.2dBc/72.9dBc SFDR at f<sub>IN</sub> = 70MHz/175MHz - **♦** 3.3V Low-Power Operation 760mW (Differential Clock Mode) 726mW (Single-Ended Clock Mode) - **♦** Fully Differential or Single-Ended Analog Input - ♦ Adjustable Differential Analog Input Voltage - ♦ 750MHz Input Bandwidth - ♦ Internal, External, or Shared Reference - ♦ Differential or Single-Ended Clock - ♦ Accepts 25% to 75% Clock Duty Cycle - ♦ User-Selectable DIV2 and DIV4 Clock Modes - Power-Down Mode - ♦ CMOS Outputs in Two's Complement or Gray Code - ♦ Out-of-Range and Data-Valid Indicators - ♦ Compact, 68-Pin Thin QFN Package (10mm x 10mm x 0.8mm) - **♦** Evaluation Kit Available (Order MAX12528EVKIT) ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | PKG<br>CODE | |-------------|----------------|-----------------|-------------| | MAX12528ETK | -40°C to +85°C | 68 Thin QFN-EP* | T6800-2 | <sup>\*</sup>EP = Exposed paddle. #### **Selector Guide** | PART | SAMPLING RATE<br>(Msps) | RESOLUTION<br>(Bits) | |----------|-------------------------|----------------------| | MAX12528 | 80 | 12 | | MAX12557 | 65 | 14 | | MAX12527 | 65 | 12 | Pin Configuration appears at end of data sheet. #### ABSOLUTE MAXIMUM RATINGS | V <sub>DD</sub> to GND0.3V to +3.6V | | |--------------------------------------------------------------------|--| | $OV_{DD}$ to GND0.3V to the lower of ( $V_{DD}$ + 0.3V) and +3.6V | | | NAP, INAN to GND0.3V to the lower of $(V_{DD} + 0.3V)$ and +3.6V | | | NBP, INBN to GND0.3V to the lower of $(V_{DD} + 0.3V)$ and $+3.6V$ | | | CLKP, CLKN to | | | GND0.3V to the lower of (V <sub>DD</sub> + 0.3V) and +3.6V | | REFIN. REFOUT to GND .....-0.3V to the lower of (VDD + 0.3V) and +3.6V REFAP, REFAN, COMA to GND .....-0.3V to the lower of (VDD + 0.3V) and +3.6V REFBP, REFBN, COMB to GND .....-0.3V to the lower of ( $V_{DD}$ + 0.3V) and +3.6V | DIFFCLK/SECLK, G/T, PD, SHREF, DIV2, | | |------------------------------------------------------|-------------------------------| | DIV4 to GND0.3V to the lower of ( | $V_{DD} + 0.3V$ ) and +3.6V | | D0A-D11A, D0B-D11B, DAV, | | | DORA, DORB to GND | $-0.3V$ to $(OV_{DD} + 0.3V)$ | | Continuous Power Dissipation (T <sub>A</sub> = +70°C | () | | 68-Pin Thin QFN 10mm x 10mm x 0.8mm | | | (derate 70mW/°C above +70°C) | 4000mW | | Thermal Resistance θjc | 0.4°C/W | | Operating Temperature Range | 40°C to +85°C | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | | | Lead Temperature (soldering, 10s).....+300°C Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD}=3.3V,\,OV_{DD}=2.0V,\,GND=0,\,REFIN=REFOUT$ (internal reference), $C_L\approx 10pF$ at digital outputs, $A_{IN}=-0.5dBFS$ (differential), DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, SHREF = GND, DIV2 = GND, DIV4 = GND, $G_{IT}=G_{IN}$ = $G_{IN}=0.5dBFS$ (differential), DIFFCLK/SECLK G $+85^{\circ}$ C, unless otherwise noted. Typical values are at T<sub>A</sub> = $+25^{\circ}$ C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------|----------------------------------------------------|------|------------|-------|-----------------| | DC ACCURACY | • | | • | | | | | Resolution | | | 12 | | | Bits | | Integral Nonlinearity | INL | f <sub>IN</sub> = 3MHz | | ±0.6 | ±1.6 | LSB | | Differential Nonlinearity | DNL | f <sub>IN</sub> = 3MHz, no missing codes | | ±0.3 | ±0.85 | LSB | | Offset Error | | | | ±0.1 | ±0.7 | %FSR | | Gain Error | | | | ±0.5 | ±4.3 | %FSR | | ANALOG INPUT (INAP, INAN, IN | BP, INBN) | | | | | | | Differential Input Voltage Range | V <sub>DIFF</sub> | Differential or single-ended inputs | | ±1.024 | | V | | Common-Mode Input Voltage | | | | $V_{DD}/2$ | | V | | Analog Input Resistance | R <sub>IN</sub> | Each input (Figure 3) | | 2 | | kΩ | | | CPAR | Fixed capacitance to ground, each input (Figure 3) | | 2 | | _ | | Analog Input Capacitance | CSAMPLE | Switched capacitance, each input (Figure 3) | | 4.5 | | pF | | CONVERSION RATE | • | | • | | | • | | Maximum Clock Frequency | fCLK | | 80 | | | MHz | | Minimum Clock Frequency | | | | | 5 | MHz | | Data Latency | | Figure 5 | | 8 | | Clock<br>Cycles | | DYNAMIC CHARACTERISTICS | • | | • | | | | | Small-Signal Noise Floor | SSNF | Input at -35dBFS | 71.0 | 72.1 | | dBFS | | | | f <sub>IN</sub> = 3MHz at -0.5dBFS | 69.3 | 71.2 | | | | Circulto Naisa Datia | SNR | f <sub>IN</sub> = 40MHz at -0.5dBFS | | 70.7 | | 4D | | Signal-to-Noise Ratio | SINH | f <sub>IN</sub> = 70MHz at -0.5dBFS | | 70.7 | | dB | | | | f <sub>IN</sub> = 175MHz at -0.5dBFS | 67.1 | 69.8 | | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.3V,\,OV_{DD}=2.0V,\,GND=0,\,REFIN=REFOUT$ (internal reference), $C_L\approx 10pF$ at digital outputs, $A_{IN}=-0.5dBFS$ (differential), DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, SHREF = GND, DIV2 = GND, DIV4 = GND, $G_{CLK}=80MHz$ , | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------|--------------------|----------------------------------------------------------------------------------|------|-------|-------|--------------------|--| | | | f <sub>IN</sub> = 3MHz at -0.5dBFS | 68.9 | 70.8 | | | | | Cianal ta Naisa Diva Diatortian | CINIAD | f <sub>IN</sub> = 40MHz at -0.5dBFS | | 70.2 | | ٩D | | | Signal-to-Noise Plus Distortion | SINAD | f <sub>IN</sub> = 70MHz at -0.5dBFS | | 69.6 | | dB | | | | | f <sub>IN</sub> = 175MHz at -0.5dBFS | 64.6 | 67.7 | | | | | | | f <sub>IN</sub> = 3MHz at -0.5dBFS | 74.7 | 85.6 | | | | | O | SFDR | f <sub>IN</sub> = 40MHz at -0.5dBFS | | 81.8 | | dDa | | | Spurious-Free Dynamic Range | SEDI | f <sub>IN</sub> = 70MHz at -0.5dBFS | | 78.2 | | dBc | | | | | $f_{IN} = 175MHz$ at -0.5dBFS | 67.2 | 72.9 | | | | | | | f <sub>IN</sub> = 3MHz at -0.5dBFS | | -84.2 | -73.3 | | | | Total Harmania Distortion | TUD | f <sub>IN</sub> = 40MHz at -0.5dBFS | | -79.3 | | dDa | | | Total Harmonic Distortion | THD | f <sub>IN</sub> = 70MHz at -0.5dBFS | | -75.8 | | dBc | | | | | f <sub>IN</sub> = 175MHz at -0.5dBFS | | -71.9 | -66.4 | | | | Second Harmonic | | f <sub>IN</sub> = 3MHz at -0.5dBFS | | -87.2 | | | | | | LIDO | f <sub>IN</sub> = 40MHz at -0.5dBFS | | -85.2 | | dBc | | | | HD2 | f <sub>IN</sub> = 70MHz at -0.5dBFS | | -85 | | | | | | | f <sub>IN</sub> = 175MHz at -0.5dBFS | | -81.5 | | | | | Third Hamania | HD3 | f <sub>IN</sub> = 3MHz at -0.5dBFS | | -92.1 | | dBc | | | | | f <sub>IN</sub> = 40MHz at -0.5dBFS | | -85.5 | | | | | Third Harmonic | | f <sub>IN</sub> = 70MHz at -0.5dBFS | | -78.2 | | | | | | | $f_{IN} = 175MHz$ at -0.5dBFS | | -72.9 | | | | | Two-Tone Intermodulation | | $f_{IN1}$ = 68.5MHz at -7dBFS<br>$f_{IN2}$ = 71.5MHz at -7dBFS | | -77.5 | | 5 | | | Distortion (Note 2) | TTIMD | $f_{IN1} = 172.5MHz \text{ at -7dBFS}$<br>$f_{IN2} = 177.5MHz \text{ at -7dBFS}$ | | -72.8 | | dBc | | | 3rd-Order Intermodulation | | $f_{IN1} = 68.5MHz$ at -7dBFS<br>$f_{IN2} = 71.5MHz$ at -7dBFS | | -78.6 | | | | | Distortion | IM3 | f <sub>IN1</sub> = 172.5MHz at -7dBFS<br>f <sub>IN2</sub> = 177.5MHz at -7dBFS | | -74.3 | | - dBc | | | Two-Tone Spurious-Free | 0500 | $f_{IN1} = 68.5MHz \text{ at -7dBFS}$<br>$f_{IN2} = 71.5MHz \text{ at -7dBFS}$ | | 78.6 | | 15 | | | Dynamic Range | SFDR <sub>TT</sub> | f <sub>IN1</sub> = 172.5MHz at -7dBFS<br>f <sub>IN2</sub> = 177.5MHz at -7dBFS | | 74.3 | | dBc | | | Full-Power Bandwidth | FPBW | Input at -0.2dBFS, -3dB rolloff | | 750 | | MHz | | | Aperture Delay | t <sub>AD</sub> | Figure 5 | | 1.2 | | ns | | | Aperture Jitter | t <sub>A</sub> J | | | <0.15 | | ps <sub>RMS</sub> | | | Output Noise | nout | INAP = INAN = COMA<br>INBP = INBN = COMB | | 0.3 | | LSB <sub>RMS</sub> | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.3V,\ OV_{DD}=2.0V,\ GND=0,\ REFIN=REFOUT$ (internal reference), $C_L\approx 10pF$ at digital outputs, $A_{IN}=-0.5dBFS$ (differential), DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, SHREF = GND, DIV2 = GND, DIV4 = GND, $G/\overline{T}=GND$ , $f_{CLK}=80MHz$ , $T_A=-40^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------|-----------|----------|-----------|----------------| | Overdrive Recovery Time | | ±10% beyond full scale | | 1 | | Clock<br>cycle | | INTERCHANNEL CHARACTERIS | TICS | | | | | | | 0 | | f <sub>INA</sub> or f <sub>INB</sub> = 70MHz at -0.5dBFS | | 90 | | | | Crosstalk Rejection | | f <sub>INA</sub> or f <sub>INB</sub> = 175MHz at -0.5dBFS | | 85 | | dB | | Gain Matching | | | | ±0.01 | ±0.1 | dB | | Offset Matching | | | | ±0.01 | | %FSR | | INTERNAL REFERENCE (REFOU | T) | | | | | | | REFOUT Output Voltage | VREFOUT | | 1.995 | 2.048 | 2.075 | V | | REFOUT Load Regulation | | -1mA < IREFOUT < +1mA | | 35 | | mV/mA | | REFOUT Temperature Coefficient | TC <sub>REF</sub> | | | 65 | | ppm/°C | | DEFOLIT Short Circuit Current | | Short to V <sub>DD</sub> —sinking | | 0.24 | | m Λ | | REFOUT Short-Circuit Current | | Short to GND—sourcing | | 2.1 | | mA | | BUFFERED REFERENCE MODE VREFAP/VREFAN/VCOMA and VREF | | iven by REFOUT or an external 2.048V singl<br>V <sub>COMB</sub> are generated internally) | e-ended r | eference | source; | | | REFIN Input Voltage | VREFIN | | | 2.048 | | V | | REFIN Input Resistance | RREFIN | | | >50 | | МΩ | | COM_ Output Voltage | V <sub>COMA</sub><br>V <sub>COMB</sub> | V <sub>DD</sub> / 2 | 1.60 | 1.65 | 1.70 | V | | REF_P Output Voltage | VREFAP<br>VREFBP | V <sub>DD</sub> / 2 + (V <sub>REFIN</sub> × 3/8) | | 2.418 | | V | | REF_N Output Voltage | Vrefan<br>Vrefbn | V <sub>DD</sub> / 2 - (V <sub>REFIN</sub> × 3/8) | | 0.882 | | V | | Differential Reference Voltage | VREFA<br>VREFB | VREFA = VREFAP - VREFAN<br>VREFB = VREFBP - VREFBN | 1.440 | 1.536 | 1.590 | V | | Differential Reference<br>Temperature Coefficient | TC <sub>REF</sub> | | | 30 | | ppm/°C | | UNBUFFERED EXTERNAL REFE externally, V <sub>COMA</sub> = V <sub>COMB</sub> = V <sub>DI</sub> | | FIN = GND, VREFAP/VREFAN/VCOMA and VRE | FBP/VREF | BN/VCOME | 3 are app | lied | | REF_P Input Voltage | Vrefap<br>Vrefbp | VREF_P - VCOM | | +0.768 | | V | | REF_N Input Voltage | Vrefan<br>Vrefbn | VREF_N - VCOM | | -0.768 | | V | | COM_ Input Voltage | V <sub>COM</sub> | V <sub>DD</sub> / 2 | | 1.65 | | V | | Differential Reference Voltage | V <sub>REFA</sub><br>V <sub>REFB</sub> | VREF_ = VREF_P - VREF_N = VREFIN × 3/4 | | 1.536 | | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.3V,\,OV_{DD}=2.0V,\,GND=0,\,REFIN=REFOUT$ (internal reference), $C_L\approx 10pF$ at digital outputs, $A_{IN}=-0.5dBFS$ (differential), DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, SHREF = GND, DIV2 = GND, DIV4 = GND, $G_{IT}=G_{IN}=0.5dBFS$ (differential), DIFFCLK/SECLK = $OV_{DD}=0.5dBFS$ (differen | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------|------------------------------------------|----------------------------------------------------------------|---------------------------|--------------------|---------------------------|------------------|--| | REF_P Sink Current | IREFAP<br>IREFBP | V <sub>REF_P</sub> = 2.418V | | 1.2 | | mA | | | REF_N Source Current | I <sub>REFAN</sub><br>I <sub>REFBN</sub> | V <sub>REF_N</sub> = 0.882V | | 0.85 | | mA | | | COM_ Sink Current | Ісома<br>Ісомв | V <sub>COM</sub> _ = 1.65V | | 0.85 | | mA | | | REF_P, REF_N Capacitance | Cref_p,<br>Cref_n | | | 13 | | pF | | | COM_ Capacitance | Ссом_ | | | 6 | | рF | | | CLOCK INPUTS (CLKP, CLKN) | | | | | | • | | | Single-Ended Input High<br>Threshold | VIH | DIFFCLK/SECLK = GND, CLKN = GND | 0.8 x<br>V <sub>DD</sub> | | | V | | | Single-Ended Input Low<br>Threshold | VIL | DIFFCLK/SECLK = GND, CLKN = GND | | | 0.2 x<br>V <sub>DD</sub> | V | | | Minimum Differential Clock Input<br>Voltage Swing | | DIFFCLK/SECLK = OV <sub>DD</sub> | | 0.2 | | V <sub>P-P</sub> | | | Differential Input Common-Mode<br>Voltage | | DIFFCLK/SECLK = OV <sub>DD</sub> | | V <sub>DD</sub> /2 | | V | | | CLK_ Input Resistance | R <sub>CLK</sub> | Each input (Figure 4) | | 5 | | kΩ | | | CLK_ Input Capacitance | C <sub>CLK</sub> | Each input | | 2 | | рF | | | DIGITAL INPUTS (DIFFCLK/SEC | K, G/T, PD, | DIV2, DIV4) | | | | | | | Input High Threshold | VIH | | 0.8 x<br>OV <sub>DD</sub> | | | V | | | Input Low Threshold | V <sub>IL</sub> | | | | 0.2 x<br>OV <sub>DD</sub> | V | | | Input Leakage Current | | OV <sub>DD</sub> applied to input | | | ±5 | μA | | | , | | Input connected to ground | | | ±5 | ' | | | Digital Input Capacitance | CDIN | | | 5 | | рF | | | DIGITAL OUTPUTS (D0A-D11A, | D0B–D11B, [ | OORA, DORB, DAV) | | | | ı | | | Output-Voltage Low | V <sub>OL</sub> | D0A-D11A, D0B-D11B, DORA, DORB:<br> I <sub>SINK</sub> = 200µA | | | 0.2 | V | | | | | DAV: ISINK = 600µA | | | 0.2 | - | | | _ | | D0A-D11A, D0B-D11B, DORA, DORB:<br> ISOURCE = 200μA | OV <sub>DD</sub> - 0.2 | | | | | | Output-Voltage High | VoH | DAV: ISOURCE = 600µA | OV <sub>DD</sub> - 0.2 | | | V | | | Three-State Leakage Current | 1 | OV <sub>DD</sub> applied to input | | ±5 | | , . ^ | | | (Note 3) | ILEAK | Input connected to ground | | ±5 | | μΑ | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.3V,\ OV_{DD}=2.0V,\ GND=0,\ REFIN=REFOUT$ (internal reference), $C_L\approx 10pF$ at digital outputs, $A_{IN}=-0.5dBFS$ (differential), DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, SHREF = GND, DIV2 = GND, DIV4 = GND, $G/\overline{T}=GND$ , $f_{CLK}=80MHz$ , $T_A=-40^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|----------|-------| | D0A-D11A, DORA,<br>D0B-D11B and DORB Three-State<br>Output Capacitance | Соит | (Note 3) | | 3 | | pF | | DAV Three-State Output<br>Capacitance | C <sub>DAV</sub> | (Note 3) | | 6 | | рF | | POWER REQUIREMENTS | | | | | | | | Analog Supply Voltage | $V_{DD}$ | | 3.15 | 3.30 | 3.60 | V | | Digital Output Supply Voltage | OV <sub>DD</sub> | | 1.70 | 2.0 | $V_{DD}$ | V | | | | Normal operating mode<br>f <sub>IN</sub> = 175MHz at -0.5dBFS,<br>single-ended clock<br>(DIFFCLK/SECLK = GND) | | 220 | | | | Analog Supply Current | I <sub>VDD</sub> | Normal operating mode<br>f <sub>IN</sub> = 175MHz at -0.5dBFS,<br>differential clock<br>(DIFFCLK/SECLK = OV <sub>DD</sub> ) | | 230 | 250 | mA | | | | Power-down mode (PD = OV <sub>DD</sub> ) clock idle | | 0.1 | | | | | | Normal operating mode<br>f <sub>IN</sub> = 175MHz at -0.5dBFS,<br>single-ended clock<br>(DIFFCLK/SECLK = GND) | | 726 | | | | Analog Power Dissipation | P <sub>VDD</sub> | Normal operating mode<br>f <sub>IN</sub> = 175MHz at -0.5dBFS,<br>differential clock<br>(DIFFCLK/SECLK = OV <sub>DD</sub> ) | | 760 | 825 | mW | | | | Power-down mode (PD = OV <sub>DD</sub> ) clock idle | | 0.330 | | | | Digital Output Supply Oursest | loves | Normal operating mode f <sub>IN</sub> = 175MHz at -0.5dBFS | | 20.7 | | | | Digital Output Supply Current | lovdd | Power-down mode (PD = OV <sub>DD</sub> ) clock idle | | 0.004 | | mA | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference), C_L \approx 10pF$ at digital outputs, $A_{IN} = -0.5dBFS$ (differential), DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, SHREF = GND, DIV2 = GND, DIV4 = GND, $G/\overline{T} = GND$ , $f_{CLK} = 80MHz$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|--------|-----------------------------|-----|-----|-----|-------| | TIMING CHARACTERISTICS (Fig | ure 5) | | | | | | | Clock Pulse-Width High | tch | | | 6.2 | | ns | | Clock Pulse-Width Low | tCL | | | 6.2 | | ns | | Data-Valid Delay | tDAV | | | 5.3 | | ns | | Data Setup Time Before Rising Edge of DAV | tSETUP | (Note 4) | 5.0 | | | ns | | Data Hold Time After Rising Edge of DAV | tHOLD | (Note 4) | 5.5 | | | ns | | Wake-Up Time from Power-Down | twake | V <sub>REFIN</sub> = 2.048V | | 10 | | ms | - Note 1: Specifications ≥+25°C guaranteed by production test, <+25°C guaranteed by design and characterization. - **Note 2:** Two-tone intermodulation distortion measured with respect to a single-carrier amplitude, and not the peak-to-average input power of both input tones. - Note 3: During power-down, D0A-D11A, D0B-D11B, DORA, DORB, and DAV are high impedance. - Note 4: Guaranteed by design and characterization. ### Typical Operating Characteristics $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference mode), C<sub>L</sub> ≈ 5pF at digital outputs, A<sub>IN</sub> = -0.5dBFS, DIFFCLK/SECLK = OV<sub>DD</sub>, PD = GND, G/T = GND, f<sub>CLK</sub> = 80MHz (50% duty cycle), T<sub>A</sub> = +25°C, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference mode), C_L \approx 5pF at digital outputs, A_{IN} = -0.5dBFS, DIFFCLK/SECLK = OV_{DD}, PD = GND, G/T = GND, f_{CLK} = 80MHz (50% duty cycle), T_A = +25°C, unless otherwise noted.)$ ### Typical Operating Characteristics (continued) $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference mode), C_L \approx 5pF at digital outputs, A_{IN} = -0.5dBFS, DIFFCLK/SECLK = OV_{DD}, PD = GND, G/T = GND, f_{CLK} = 80MHz (50% duty cycle), T_A = +25°C, unless otherwise noted.)$ ### Typical Operating Characteristics (continued) $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference mode), C_L \approx 5pF$ at digital outputs, $A_{IN} = -0.5dBFS$ , DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, G/T = GND, $f_{CLK} = 80MHz$ (50% duty cycle), $T_A = +25^{\circ}C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) $(V_{DD} = 3.3V, OV_{DD} = 2.0V, GND = 0, REFIN = REFOUT (internal reference mode), C_L \approx 5pF$ at digital outputs, $A_{IN} = -0.5dBFS$ , DIFFCLK/SECLK = $OV_{DD}$ , PD = GND, G/T = GND, $f_{CLK} = 80MHz$ (50% duty cycle), $T_A = +25^{\circ}C$ , unless otherwise noted.) ### Pin Description | PIN | NAME | FUNCTION | |---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 4, 5, 9,<br>13, 14, 17 | GND | Converter Ground. Connect all ground pins and the exposed paddle (EP) together. | | 2 | INAP | Channel A Positive Analog Input | | 3 | INAN | Channel A Negative Analog Input | | 6 | COMA | Channel A Common-Mode Voltage I/O. Bypass COMA to GND with a 0.1µF capacitor. | | 7 | REFAP | Channel A Positive Reference I/O. Channel A conversion range is ±2/3 x (V <sub>REFAP</sub> - V <sub>REFAN</sub> ). Bypass REFAP with a 0.1µF capacitor to GND. Connect a 10µF and a 1µF bypass capacitor between REFAP and REFAN. Place the 1µF REFAP-to-REFAN capacitor as close to the device as possible on the same side of the PC board. | | 8 | REFAN | Channel A Negative Reference I/O. Channel A conversion range is $\pm 2/3 \times (V_{REFAP} - V_{REFAN})$ . Bypass REFAN with a 0.1µF capacitor to GND. Connect a 10µF and a 1µF bypass capacitor between REFAP and REFAN. Place the 1µF REFAP-to-REFAN capacitor as close to the device as possible on the same side of the PC board. | | 10 | REFBN | Channel B Negative Reference I/O. Channel B conversion range is $\pm 2/3 \times (V_{REFBP} - V_{REFBN})$ . Bypass REFBN with a 0.1µF capacitor to GND. Connect a 10µF and a 1µF bypass capacitor between REFBP and REFBN. Place the 1µF REFBP-to-REFBN capacitor as close to the device as possible on the same side of the PC board. | | 11 | REFBP | Channel B Positive Reference I/O. Channel B conversion range is ±2/3 x (V <sub>REFBP</sub> - V <sub>REFBN</sub> ). Bypass REFBP with a 0.1µF capacitor to GND. Connect a 10µF and a 1µF bypass capacitor between REFBP and REFBN. Place the 1µF REFBP-to-REFBN capacitor as close to the device as possible on the same side of the PC board. | | 12 | COMB | Channel A Common-Mode Voltage I/O. Bypass COMB to GND with a 0.1µF capacitor. | | 15 | INBN | Channel B Negative Analog Input | | 16 | INBP | Channel B Positive Analog Input | | 18 | DIFFCLK/<br>SECLK | Differential/Single-Ended Input Clock Drive. This input selects between single-ended or differential clock input drives. DIFFCLK/SECLK = GND: Selects single-ended clock input drive. DIFFCLK/SECLK = OVDD: Selects differential clock input drive. | | 19 | CLKN | Negative Clock Input. In differential clock input mode (DIFFCLK/SECLK = OV <sub>DD</sub> ), connect a differential clock signal between CLKP and CLKN. In single-ended clock mode (DIFFCLK/SECLK = GND), apply the clock signal to CLKP and connect CLKN to GND. | | 20 | CLKP | Positive Clock Input. In differential clock input mode (DIFFCLK/SECLK = OV <sub>DD</sub> ), connect a differential clock signal between CLKP and CLKN. In single-ended clock mode (DIFFCLK/SECLK = GND), apply the single-ended clock signal to CLKP and connect CLKN to GND. | | 21 | DIV2 | Divide-by-Two Clock-Divider Digital Control Input. See Table 2 for details. | | 22 | DIV4 | Divide-by-Four Clock-Divider Digital Control Input. See Table 2 for details. | | 23–26, 61,<br>62, 63 | V <sub>DD</sub> | Analog Power Input. Connect V <sub>DD</sub> to a 3.15V to 3.60V power supply. Bypass V <sub>DD</sub> to GND with a parallel capacitor combination of ≥10µF and 0.1µF. Connect all V <sub>DD</sub> pins to the same potential. | | 27, 43, 60 | OV <sub>DD</sub> | Output-Driver Power Input. Connect $OV_{DD}$ to a 1.7V to $V_{DD}$ power supply. Bypass $OV_{DD}$ to GND with a parallel capacitor combination of $\geq 10 \mu F$ and $0.1 \mu F$ . | | 28, 29, 45,<br>46 | N.C. | No Connection | ## Pin Description (continued) | | | r in Description (continued) | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | FUNCTION | | 30 | D0B | Channel B CMOS Digital Output, Bit 0 (LSB) | | 31 | D1B | Channel B CMOS Digital Output, Bit 1 | | 32 | D2B | Channel B CMOS Digital Output, Bit 2 | | 33 | D3B | Channel B CMOS Digital Output, Bit 3 | | 34 | D4B | Channel B CMOS Digital Output, Bit 4 | | 35 | D5B | Channel B CMOS Digital Output, Bit 5 | | 36 | D6B | Channel B CMOS Digital Output, Bit 6 | | 37 | D7B | Channel B CMOS Digital Output, Bit 7 | | 38 | D8B | Channel B CMOS Digital Output, Bit 8 | | 39 | D9B | Channel B CMOS Digital Output, Bit 9 | | 40 | D10B | Channel B CMOS Digital Output, Bit 10 | | 41 | D11B | Channel B CMOS Digital Output, Bit 11 (MSB) | | 42 | DORB | Channel B Data Out-of-Range Indicator. The DORB digital output indicates when the channel B analog input voltage is out of range. DORB = 1: Digital outputs exceed full-scale range. DORB = 0: Digital outputs are within full-scale range. | | 44 | DAV | Data-Valid Digital Output. The rising edge of DAV indicates that data is present on the digital outputs. The MAX12528 evaluation kit (MAX12528 EV kit) utilizes DAV to latch data into any external back-end digital logic. | | 47 | D0A | Channel A CMOS Digital Output, Bit 0 (LSB) | | 48 | D1A | Channel A CMOS Digital Output, Bit 1 | | 49 | D2A | Channel A CMOS Digital Output, Bit 2 | | 50 | D3A | Channel A CMOS Digital Output, Bit 3 | | 51 | D4A | Channel A CMOS Digital Output, Bit 4 | | 52 | D5A | Channel A CMOS Digital Output, Bit 5 | | 53 | D6A | Channel A CMOS Digital Output, Bit 6 | | 54 | D7A | Channel A CMOS Digital Output, Bit 7 | | 55 | D8A | Channel A CMOS Digital Output, Bit 8 | | 56 | D9A | Channel A CMOS Digital Output, Bit 9 | | 57 | D10A | Channel A CMOS Digital Output, Bit 10 | | 58 | D11A | Channel A CMOS Digital Output, Bit 11 (MSB) | | 59 | DORA | Channel A Data Out-of-Range Indicator. The DORA digital output indicates when the channel A analog input voltage is out of range. DORA = 1: Digital outputs exceed full-scale range. DORA = 0: Digital outputs are within full-scale range. | | 64 | G/T | Output Format Select Digital Input. $G/\overline{T} = GND$ : Two's-complement output format selected. $G/\overline{T} = OV_{DD}$ : Gray-code output format selected. | | 65 | PD | Power-Down Digital Input. PD = GND: ADCs are fully operational. PD = OVDD: ADCs are powered down. | ### **Pin Description (continued)** | PIN | NAME | FUNCTION | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 66 | SHREF | Shared Reference Digital Input. SHREF = V <sub>DD</sub> : Shared reference enabled. SHREF = GND: Shared reference disabled. When sharing the reference, externally connect REFAP and REFBP together to ensure that V <sub>REFAP</sub> equals V <sub>REFBP</sub> . Similarly, when sharing the reference, externally connect REFAN to REFBN together to ensure that V <sub>REFAN</sub> = V <sub>REFBN</sub> . | | 67 | REFOUT | Internal Reference Voltage Output. The REFOUT output voltage is 2.048V and REFOUT can deliver 1mA. For internal reference operation, connect REFOUT directly to REFIN or use a resistive divider from REFOUT to set the voltage at REFIN. <b>Bypass REFOUT to GND with a</b> ≥0.1µ <b>F capacitor.</b> For external reference operation, REFOUT is not required and must be bypassed to GND with a ≥0.1µF capacitor. | | 68 | REFIN | Single-Ended Reference Analog Input. For internal reference and buffered external reference operation, apply a 0.7V to 2.3V DC reference voltage to REFIN. <b>Bypass REFIN to GND with a 4.7μF capacitor.</b> Within its specified operating voltage, REFIN has a >50MΩ input impedance, and the differential reference voltage (V <sub>REF_P</sub> - V <sub>REF_N</sub> ) is generated from REFIN. For unbuffered external reference operation, connect REFIN to GND. In this mode REF_P, REF_N, and COM_ are high-impedance inputs that accept the external reference voltages. | | _ | EP | Exposed Paddle. EP is internally connected to GND. Externally connect EP to GND to achieve specified dynamic performance. | Figure 1. Pipeline Architecture—Stage Blocks ### Detailed Description The MAX12528 uses a 10-stage, fully differential, pipelined architecture (Figure 1) that allows for high-speed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every half clock cycle. From input to output the total latency is 8 clock cycles. Each pipeline converter stage converts its input voltage to a digital output code. At every stage, except the last, the error between the input voltage and the digital output code is multiplied and passed along to the next pipeline stage. Digital error correction compensates for ADC comparator offsets in each pipeline stage and ensures no missing codes. Figure 2 shows the MAX12528 functional diagram. Figure 2. Functional Diagram Figure 3. Internal T/H Circuit # Analog Inputs and Input Track-and-Hold (T/H) Amplifier Figure 3 displays a simplified functional diagram of the input T/H circuit. This input T/H circuit allows for high analog input frequencies of 175MHz and beyond and supports a $V_{DD}$ / 2 common-mode input voltage. The MAX12528 sampling clock controls the switchedcapacitor input T/H architecture (Figure 3) allowing the analog input signals to be stored as charge on the sampling capacitors. These switches are closed (track mode) when the sampling clock is high and open (hold mode) when the sampling clock is low (Figure 4). The analog input signal source must be able to provide the dynamic currents necessary to charge and discharge the sampling capacitors. To avoid signal degradation, these capacitors must be charged to one-half LSB accuracy within one-half of a clock cycle. The analog input of the MAX12528 supports differential or singleended input drive. For optimum performance with differential inputs, balance the input impedance of IN P and IN\_N and set the common-mode voltage to midsupply (V<sub>DD</sub> / 2). The MAX12528 provides the optimum common-mode voltage of VDD / 2 through the COM output when operating in internal reference mode and buffered external reference mode. This COM output voltage can be used to bias the input network as shown in Figures 9, 10, and 11. #### **Reference Output** An internal bandgap reference is the basis for all the internal voltages and bias currents used in the Table 1. Reference Modes | V <sub>REFIN</sub> | REFERENCE MODE | | | | | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 35% VREFOUT<br>to 100%<br>VREFOUT | Internal Reference Mode. REFIN is driven by REFOUT either through a direct short or a resistive divider. VCOM_ = VDD / 2 VREF_P = VDD / 2 + 3/8 x VREFIN VREF_N = VDD / 2 - 3/8 x VREFIN | | | | | | 0.7V to 2.3V | Buffered External Reference Mode. An external 0.7V to 2.3V reference voltage is applied to REFIN. VCOM_ = VDD / 2 VREF_P = VDD / 2 + 3/8 x VREFIN VREF_N = VDD / 2 - 3/8 x VREFIN | | | | | | <0.5V | Unbuffered External Reference Mode. REF_P, REF_N, and COM_ are driven by external reference sources. The full-scale analog input range is ±(V <sub>REF_P</sub> - V <sub>REF_N</sub> ) x 2/3. | | | | | MAX12528. The power-down logic input (PD) enables and disables the reference circuit. REFOUT has approximately 17k $\Omega$ to GND when the MAX12528 is powered down. The reference circuit requires 10ms to power up and settle to its final value when power is applied to the MAX12528 or when PD transitions from high to low. The internal bandgap reference produces a buffered reference voltage of 2.048V $\pm 1\%$ at the REFOUT pin with a $\pm 50$ ppm/°C temperature coefficient. Connect an external $\geq 0.1 \mu F$ bypass capacitor from REFOUT to GND for stability. REFOUT sources up to 1mA and sinks up to 0.1mA for external circuits with a 35mV/mA load regulation. Short-circuit protection limits IREFOUT to a 2.1mA source current when shorted to GND and a 0.24mA sink current when shorted to VDD. Similar to REFOUT, REFIN should be bypassed with a 4.7 $\mu F$ capacitor to GND. #### Reference Configurations The MAX12528 full-scale analog input range is $\pm 2/3$ x V<sub>REF</sub> with a V<sub>DD</sub> / 2 $\pm 0.5$ V common-mode input range. V<sub>REF</sub> is the voltage difference between REFAP (REFBP) and REFAN (REFBN). The MAX12528 provides three modes of reference operation. The voltage at REFIN (V<sub>REFIN</sub>) selects the reference operation mode (Table 1). Connect REFOUT to REFIN either with a direct short or through a resistive divider to enter internal reference mode. COM\_, REF\_P, and REF\_N are low-impedance outputs with VCOM\_ = VDD / 2, VREFP = VDD / 2 + 3/8 x VREFIN, and VREF\_N = VDD / 2 - 3/8 x VREFIN. Bypass REF\_P, REF\_N, and COM\_ each with a 0.1µF capacitor to GND. Bypass REF\_P to REF\_N with a 10µF capacitor. Bypass REFIN and REFOUT to GND with a 0.1 $\mu$ F capacitor. The REFIN input impedance is very large (>50M $\Omega$ ). When driving REFIN through a resistive divider, use resistances $\geq$ 10k $\Omega$ to avoid loading REFOUT. Buffered external reference mode is virtually identical to the internal reference mode except that the reference source is derived from an external reference and not the MAX12528's internal bandgap reference. In buffered external reference mode, apply a stable reference voltage source between 0.7V to 2.3V at REFIN. Pins COM\_, REF\_P, and REF\_N are low-impedance outputs with VCOM\_ = VDD / 2, VREF\_P = VDD / 2 + 3/8 x VREFIN, and VREF\_N = VDD / 2 - 3/8 x VREFIN. Bypass REF\_P, REF\_N, and COM\_ each with a 0.1 $\mu$ F capacitor to GND. Bypass REF\_P to REF\_N with a 10 $\mu$ F capacitor. Connect REFIN to GND to enter unbuffered external reference mode. Connecting REFIN to GND deactivates the on-chip reference buffers for COM\_, REF\_P, and REF\_N. With their buffers deactivated, COM\_, REF\_P, and REF\_N become high-impedance inputs and must be driven with separate, external reference sources. Drive VCOM\_ to VDD / 2 $\pm 5\%$ , and drive REF\_P and REF\_N so VCOM\_ = (VREF\_P\_ + VREF\_N\_) / 2. The analog input range is $\pm$ (VREF\_P\_ - VREF\_N) x 2/3. Bypass REF\_P, REF\_N, and COM\_ each with a 0.1µF capacitor to GND. Bypass REF\_P to REF\_N with a 10µF capacitor. For all reference modes, bypass REFOUT with a $0.1\mu F$ and REFIN with a $4.7\mu F$ capacitor to GND. The MAX12528 also features a shared reference mode, in which the user can achieve better channel-to-channel matching. When sharing the reference (SHREF = VDD), externally connect REFAP and REFBP together to ensure that VREFAP = VREFBP. Similarly, when sharing the reference, externally connect REFAN to REFBN together to ensure that VREFAN = VREFBN. Connect SHREF to GND to disable the shared reference mode of the MAX12528. In this independent reference mode, a better channel-to-channel isolation is achieved. For detailed circuit suggestions and how to drive the ADC in buffered/unbuffered external reference mode, see the *Applications Information* section. ### Clock Duty-Cycle Equalizer The MAX12528 has an internal clock duty-cycle equalizer, which makes the converter insensitive to the duty cycle of the signal applied to CLKP and CLKN. The converters allow clock duty-cycle variations from 25% to 75% without negatively impacting the dynamic performance. The clock duty-cycle equalizer uses a delay-locked loop (DLL) to create internal timing signals that are duty-cycle independent. Due to this DLL, the MAX12528 requires approximately 100 clock cycles to acquire and lock to new clock frequencies. #### **Clock Input and Clock Control Lines** The MAX12528 accepts both differential and single-ended clock inputs with a wide 25% to 75% input clock duty cycle. For single-ended clock input operation, connect DIFFCLK/SECLK and CLKN to GND. Apply an external single-ended clock signal to CLKP. To reduce clock jitter, the external single-ended clock must have sharp falling edges. For differential clock input operation, connect DIFFCLK/SECLK to OVDD. Apply an external differential clock signal to CLKP and CLKN. Consider the clock input as an analog input and route it away from any other analog inputs and digital signal lines. CLKP and CLKN enter high impedance when the MAX12528 is powered down (Figure 4). Low clock jitter is required for the specified SNR performance of the MAX12528. The analog inputs are sampled on the falling (rising) edge of CLKP (CLKN), requiring this edge to have the lowest possible jitter. Jitter limits the maximum SNR performance of any ADC according to the following relationship: $$SNR = 20 \times log \left( \frac{1}{2 \times \pi \times f_{lN} \times t_{J}} \right)$$ where $f_{\text{IN}}$ represents the analog input frequency and $t_{\text{J}}$ is the total system clock jitter. Clock jitter is especially critical for undersampling applications. For instance, assuming that clock jitter is the only noise source, to obtain the specified 69.8dB of SNR with an input frequency of 175MHz the system must have less than 0.29ps of clock jitter. However, in reality there are other noise sources such as thermal noise and quantization noise that contribute to the system noise requiring the clock jitter to be less than 0.14ps to obtain the specified 69.8dB of SNR at 175MHz. #### Clock-Divider Control Inputs (DIV2, DIV4) The MAX12528 features three different modes of sampling/clock operation (see Table 2). Pulling both control lines low, the clock-divider function is disabled and the converters sample at full clock speed. Pulling DIV4 low and DIV2 high enables the divide-by-two feature, which sets the sampling speed to one-half the selected clock frequency. In divide-by-four mode, the converter sampling speed is set to one-fourth the clock speed of the MAX12528. Divide-by-four mode is achieved by applying a high level to DIV4 and a low level to DIV2. The option to select either one-half or one-fourth of the clock speed for Figure 4. Simplified Clock Input Circuit sampling provides design flexibility, relaxes clock requirements, and can minimize clock jitter. #### **System Timing Requirements** Figure 5 shows the timing relationship between the clock, analog inputs, DAV indicator, DOR\_ indicators, and the resulting output data. The analog input is sampled on the falling (rising) edge of CLKP (CLKN) and the resulting data appears at the digital outputs 8 clock cycles later. The DAV indicator is synchronized with the digital output and optimized for use in latching data into digital back-end circuitry. Alternatively, digital back-end cir- **Table 2. Clock-Divider Control Inputs** | DIV4 | DIV2 | FUNCTION | |------|------|-------------------------------------------------| | 0 | 0 | Clock Divider Disabled fSAMPLE = fCLK | | 0 | 1 | Divide-by-Two Clock Divider fSAMPLE = fCLK / 2 | | 1 | 0 | Divide-by-Four Clock Divider fSAMPLE = fCLK / 4 | | 1 | 1 | Not Allowed | cuitry can be latched with the rising edge of the conversion clock (CLKP - CLKN). #### Data-Valid Output DAV is a single-ended version of the input clock that is compensated to correct for any input clock duty-cycle variations. The MAX12528 output data changes on the falling edge of DAV, and DAV rises once the output data is valid. The falling edge of DAV is synchronized to have a 5.4ns delay from the falling edge of the input clock. Output data at D0A/B–D11A/B and DORA/B are valid from 7ns before the rising edge of DAV to 7ns after the rising edge of DAV. DAV enters high impedance when the MAX12528 is powered down (PD = $OV_{DD}$ ). DAV enters its high-impedance state 10ns after the rising edge of PD and becomes active again 10ns after PD transitions low. DAV is capable of sinking and sourcing 600µA and has three times the driving capabilities of D0A/B-D11A/B and D0RA/B. DAV is typically used to latch the MAX12528 output data into an external digital back-end circuit. Keep the capacitive load on DAV as low as possible (<15pF) to avoid large digital currents feeding back into the analog portion of the MAX12528, thereby degrading its dynamic performance. Buffering DAV Figure 5. System Timing Diagram externally isolates it from heavy capacitive loads. Refer to the MAX12557 EV kit schematic for recommendations of how to drive the DAV signal through an external buffer. #### Data Out-of-Range Indicator The DORA and DORB digital outputs indicate when the analog input voltage is out of range. When DOR\_ is high, the analog input is out of range. When DOR\_ is low, the analog input is within range. The valid differential input range is from (VREF\_P - VREF\_N) x 2/3 to (VREF\_N - VREF\_P) x 2/3. Signals outside of this valid differential range cause DOR\_ to assert high as shown in Table 1. DOR is synchronized with DAV and transitions along with the output data D11–D0. There is an 8 clock-cycle latency in the DOR function as is with the output data (Figure 5). DOR\_ is high impedance when the MAX12528 is in power-down (PD = high). DOR\_ enters a high-impedance state within 10ns after the rising edge of PD and becomes active 10ns after PD's falling edge. Digital Output Data and Output Format Selection The MAX12528 provides two 12-bit, parallel, tri-state output buses. D0A/B-D11A/B and DORA/B update on the falling edge of DAV and are valid on the rising edge of DAV. The MAX12528 output data format is either Gray code or two's complement depending on the logic input $G/\overline{T}$ . With $G/\overline{T}$ high, the output data format is Gray code. With $G/\overline{T}$ low, the output data format is set to two's complement. See Figure 8 for a binary-to-Gray and Gray-to-binary code conversion example. The following equations, Table 3, Figure 6, and Figure 7 define the relationship between the digital output and the analog input. Gray Code ( $G/\overline{T} = 1$ ): VIN\_P - VIN\_N = 2/3 x (VREF\_P - VREF\_N) x 2 x (CODE<sub>10</sub> - 2048) / 4096 Two's Complement ( $G/\overline{T} = 0$ ): VIN\_P - VIN\_N = 2/3 x (VREF\_P - VREF\_N) x 2 x CODE<sub>10</sub> / 4096 where $CODE_{10}$ is the decimal equivalent of the digital output code as shown in Table 3. **Table 3. Output Codes vs. Input Voltage** | GRAY-CODE OUTPUT CODE<br>(G/T = 1) | | | | TWO'S COMPLEMENT OUTPUT CODE (G/ $\overline{T}$ = 0) | | | | | |------------------------------------|---|-------------------------------------------------------------------|-------|------------------------------------------------------|---------------------------------------------------------|-------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | BINARY<br>D11A-D0A D<br>D11B-D0B | | HEXADECIMAL EQUIVALENT OF D11A-D0A D11B-D0B (CODE <sub>10</sub> ) | | BINARY<br>D11A-D0A<br>D11B-D0B | HEXADECIMAL<br>EQUIVALENT<br>OF<br>D11A-D0A<br>D11B-D0B | | DECIMAL<br>EQUIVALENT<br>OF<br>D11A-D0A<br>D11B-D0B<br>(CODE <sub>10</sub> ) | V <sub>IN_P</sub> - V <sub>IN_N</sub><br>V <sub>REF_P</sub> = 2.418V<br>V <sub>REF_N</sub> = 0.882V | | 1000 0000 0000 | 1 | 0x800 | +4095 | 0111 1111 1111 | 1 | 0x7FF | +2047 | >+1.0235V<br>(DATA OUT OF<br>RANGE) | | 1000 0000 0000 | 0 | 0x800 | +4095 | 0111 1111 1111 | 0 | 0x7FF | +2047 | +1.0235V | | 1000 0000 0001 | 0 | 0x801 | +4094 | 0111 1111 1110 | 0 | 0x7FE | +2046 | +1.0230V | | | | | | | | | | | | 1100 0000 0011 | 0 | 0xC03 | +2050 | 0000 0000 0010 | 0 | 0x002 | +2 | +0.0010V | | 1100 0000 0001 | 0 | 0xC01 | +2049 | 0000 0000 0001 | 0 | 0x001 | +1 | +0.0005V | | 1100 0000 0000 | 0 | 0xC00 | +2048 | 0000 0000 0000 | 0 | 0x000 | 0 | +0.0000V | | 0100 0000 0000 | 0 | 0x400 | +2047 | 1111 1111 1111 | 0 | 0xFFF | -1 | -0.0005V | | 0100 0000 0001 | 0 | 0x401 | +2046 | 1111 1111 1110 | 0 | 0xFFE | -2 | -0.0010V | | | | | | | | | | | | 0000 0000 0001 | 0 | 0x001 | +1 | 1000 0000 0001 | 0 | 0x801 | -2047 | -1.0235V | | 0000 0000 0000 | 0 | 0x000 | 0 | 1000 0000 0000 | 0 | 0x800 | -2048 | -1.0240V | | 0000 0000 0000 | 1 | 0x000 | 0 | 1000 0000 0000 | 1 | 0x800 | -2048 | <-1.0240V<br>(DATA OUT OF<br>RANGE) | Figure 6. Two's-Complement Transfer Function ( $G/\overline{T} = 0$ ) The digital outputs D0A/B–D11A/B are high impedance when the MAX12528 is in power-down (PD = 1) mode. D0A/B–D11A/B enter this state 10ns after the rising edge of PD and become active again 10ns after PD transitions low. Keep the capacitive load on the MAX12528 digital outputs D0A/B–D11A/B as low as possible (<15pF) to avoid large digital currents feeding back into the analog portion of the MAX12528 and degrading its dynamic performance. Adding external digital buffers on the digital outputs helps isolate the MAX12528 from heavy capacitive loads. To improve the dynamic performance of the MAX12528, add 220 $\Omega$ resistors in series with the digital outputs close to the MAX12528. Refer to the MAX12557 EV kit schematic for guidelines of how to drive the digital outputs through $220\Omega$ series resistors and external digital output buffers. #### **Power-Down Input** The MAX12528 has two power modes that are controlled with a power-down digital input (PD). With PD low, the MAX12528 is in its normal operating mode. With PD high, the MAX12528 is in power-down mode. The power-down mode allows the MAX12528 to efficiently use power by transitioning to a low-power state when conversions are not required. Additionally, the MAX12528 parallel output bus goes high-impedance in power-down mode, allowing other devices on the bus to be accessed. Figure 7. Gray-Code Transfer Function ( $G/\overline{T} = 1$ ) In power-down mode all internal circuits are off, the analog supply current reduces to less than 100 $\mu$ A, and the digital supply current reduces to less than 1 $\mu$ A. The following list shows the state of the analog inputs and digital outputs in power-down mode: - 1) INAP/B and INAN/B analog inputs are disconnected from the internal input amplifier (Figure 3). - 2) REFOUT has approximately $17k\Omega$ to GND. - 3) REFAP/B, COMA/B, and REFAN/B enter a high-impedance state with respect to V<sub>DD</sub> and GND, but there is an internal $4k\Omega$ resistor between REFAP/B and COMA/B, as well as an internal $4k\Omega$ resistor between REFAN/B and COMA/B. - 4) D0A–D11A, D0B–D11B, DORA, and DORB enter a high-impedance state. - 5) DAV enters a high-impedance state. - 6) CLKP and CLKN clock inputs enter a high-impedance state (Figure 4). The wake-up time from power-down mode is dominated by the time required to charge the capacitors at REF\_P, REF\_N, and COM. In internal reference mode and buffered external reference mode the wake-up time is typically 10ms. When operating in the unbuffered external reference mode the wake-up time is dependent on the external reference drivers. Figure 8. Binary-to-Gray and Gray-to-Binary Code Conversion ### Applications Information #### **Using Transformer Coupling** In general, the MAX12528 provides better SFDR and THD with fully differential input signals than single-ended input drive, especially for input frequencies above 125MHz. In differential input mode, even-order harmonics are lower as both inputs are balanced, and each of the ADC inputs only requires half the signal swing compared to single-ended input mode. An RF transformer (Figure 9) provides an excellent solution to convert a single-ended input source signal to a fully differential signal, required by the MAX12528 for optimum performance. Connecting the center tap of the transformer to COM provides a V<sub>DD</sub> / 2 DC level shift to the input. Although a 1:1 transformer is shown, a step-up transformer can be selected to reduce the drive requirements. A reduced signal swing from the input driver, such as an op amp, can also improve the 24.9Ω | N.C. 5 | 1 | 6 | 5.6pF | NAX12528 | N.C. 5 | 1 | 6 | 0.1μF | COM\_ | MINICIRCUITS | TT1-6 | OR | T1-1T | 5.6pF | IN\_N Figure 9. Transformer-Coupled Input Drive for Input Frequencies Up to Nyquist overall distortion. The configuration of Figure 9 is good for frequencies up to Nyquist (fclk / 2). The circuit of Figure 10 converts a single-ended input signal to fully differential just as Figure 9. However, Figure 10 utilizes an additional transformer to improve the common-mode rejection allowing high-frequency signals beyond the Nyquist frequency. A set of $75\Omega$ and $113\Omega$ termination resistors provide an equivalent $50\Omega$ termination to the signal source. The second set of termination resistors connects to COM\_ providing the correct input common-mode voltage. Two $0\Omega$ resistors in series with the analog inputs allow high IF input frequencies. These $0\Omega$ resistors can be replaced with low-value resistors to limit the input bandwidth. #### Single-Ended AC-Coupled Input Signal Figure 11 shows an AC-coupled, single-ended input application. The MAX4108 provides high speed, high bandwidth, low noise, and low distortion to maintain the input signal integrity. Figure 11. Single-Ended, AC-Coupled Input Drive Figure 10. Transformer-Coupled Input Drive for Input Frequencies beyond Nyquist Figure 12. External Buffered (MAX4230) Reference Drive Using a MAX6029 Bandgap Reference ### Buffered External Reference Drives Multiple ADCs The buffered external reference mode allows for more control over the MAX12528 reference voltage and allows multiple converters to use a common reference. The REFIN input impedance is $>50M\Omega$ . Figure 12 shows the MAX6029 precision 2.048V bandgap reference used as a common reference for multiple converters. The 2.048V output of the MAX6029 passes through a single-pole 10Hz LP filter to the MAX4230. The MAX4250 buffers the 2.048V reference and provides additional 10Hz LP filtering before its output is applied to the REFIN input of the MAX12528. #### Unbuffered External Reference Drives Multiple ADCs The unbuffered external reference mode allows for precise control over the MAX12528 reference and allows multiple converters to use a common reference. Connecting REFIN to GND disables the internal reference, Figure 13. External Unbuffered Reference Driving Multiple ADCs allowing REF\_P, REF\_N, and COM\_ to be driven directly by a set of external reference sources. Figure 13 uses a MAX6029 precision 3.000V bandgap reference as a common reference for multiple converters. A seven-component resistive divider chain follows the MAX6029 voltage reference. The 0.47µF capacitor along this chain creates a 10Hz LP filter. Three MAX4230 amplifiers buffer taps along this resistor chain providing 2.413V, 1.647V, and 0.880V to the MAX12528 REF\_P, REF\_N, and COM\_ reference inputs. The feedback around the MAX4230 op amps provides additional 10Hz LP filtering. Reference voltages 2.413V and 0.880V set the full-scale analog input range for the converter to $\pm 1.022V$ ( $\pm [V_{REF\_P} - V_{REF\_N}] \times 2/3$ ). Note that one single power supply for all active circuit components removes any concern regarding power-supply sequencing when powering up or down. ### Grounding, Bypassing, and \_\_\_\_\_Board Layout The MAX12528 requires high-speed board layout design techniques. Refer to the MAX12528 EV kit data sheet for a board layout reference. Locate all bypass capacitors as close to the device as possible, preferably on the same side as the ADC, using surface- mount devices for minimum inductance. Bypass V<sub>DD</sub> to GND with a 220 $\mu$ F ceramic capacitor in parallel with at least one 10 $\mu$ F, one 4.7 $\mu$ F, and one 0.1 $\mu$ F ceramic capacitor. Bypass OV<sub>DD</sub> to GND with a 220 $\mu$ F ceramic capacitor in parallel with at least one 10 $\mu$ F, one 4.7 $\mu$ F, and one 0.1 $\mu$ F ceramic capacitor. High-frequency bypassing/decoupling capacitors should be located as close as possible to the converter supply pins. Multilayer boards with ample ground and power planes produce the highest level of signal integrity. All grounds and the exposed backside paddle of the MAX12528 package (package code: T6800-2) must be connected to the same ground plane. The MAX12528 relies on the exposed backside paddle connection for a low-inductance ground connection. Isolate the ground plane from any noisy digital system ground planes such as a DSP or output buffer ground. Route high-speed digital signal traces away from the sensitive analog traces. Keep all signal lines short and free of 90° turns. Ensure that the differential, analog input network layout is symmetric and that all parasitic components are balanced equally. Refer to the MAX12528 EV kit data sheet for an example of symmetric input layout. #### **Parameter Definitions** #### Integral Nonlinearity (INL) INL is the deviation of the values on an actual transfer function from a straight line. For the MAX12528, this straight line is between the endpoints of the transfer function, once offset and gain errors have been nullified. INL deviations are measured at every step of the transfer function and the worst-case deviation is reported in the *Electrical Characteristics* table. #### **Differential Nonlinearity (DNL)** DNL is the difference between an actual step width and the ideal value of 1 LSB. A DNL error specification of less than 1 LSB guarantees no missing codes and a monotonic transfer function. For the MAX12528, DNL deviations are measured at every step of the transfer function and the worst-case deviation is reported in the *Electrical Characteristics* table. #### Offset Error Offset error is a figure of merit that indicates how well the actual transfer function matches the ideal transfer function at a single point. Ideally, the midscale MAX12528 transition occurs at 0.5 LSB above midscale. The offset error is the amount of deviation between the measured midscale transition point and the ideal midscale transition point. #### **Gain Error** Gain error is a figure of merit that indicates how well the slope of the actual transfer function matches the slope of the ideal transfer function. The slope of the actual transfer function is measured between two data points: positive full scale and negative full scale. Ideally, the positive full-scale MAX12528 transition occurs at 1.5 LSBs below positive full scale, and the negative full-scale transition occurs at 0.5 LSB above negative full scale. The gain error is the difference of the measured transition points minus the difference of the ideal transition points. #### Small-Signal Noise Floor (SSNF) SSNF is the integrated noise and distortion power in the Nyquist band for small-signal inputs. The DC offset is excluded from this noise calculation. For this converter, a small signal is defined as a single tone with an amplitude of -35dBFS. This parameter captures the thermal and quantization noise characteristics of the data converter and can be used to help calculate the overall noise figure of a digital receiver signal path. #### Signal-to-Noise Ratio (SNR) For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution (N bits): $$SNR[max] = 6.02 \times N + 1.76$$ In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise. RMS noise includes all spectral components to the Nyquist frequency excluding the fundamental, the first six harmonics (HD2 through HD7), and the DC offset. SNR = 20 x log (SIGNAL<sub>RMS</sub> / NOISE<sub>RMS</sub>) #### Signal-to-Noise Plus Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to the RMS noise plus distortion. RMS noise plus distortion includes all spectral components to the Nyquist frequency excluding the fundamental and the DC offset. #### **Total Harmonic Distortion (THD)** THD is the ratio of the RMS sum of the first six harmonics of the input signal to the fundamental itself. This is expressed as: THD = $$20 \times log \left( \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2 + V_7^2}}{V_1} \right)$$ where $V_1$ is the fundamental amplitude, and $V_2$ through $V_7$ are the amplitudes of the 2nd- through 7th-order harmonics (HD2 through HD7). #### Spurious-Free Dynamic Range (SFDR) SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest spurious component, excluding DC offset. #### Intermodulation Distortion (IMD) IMD is the total power of the IM2 to IM5 intermodulation products to the Nyquist frequency relative to the total input power of the two input tones $f_{\text{IN1}}$ and $f_{\text{IN2}}$ . The individual input tone levels are at -7dBFS. The intermodulation products are as follows: 2nd-Order Intermodulation products (IM2): $f_{IN1} = f_{IN2}, f_{IN2} - f_{IN1}$ 3rd-Order Intermodulation products (IM3): $2 \times f_{1N1} - f_{1N2}$ , $2 \times f_{1N2} - f_{1N1}$ , $2 \times f_{1N1} + f_{1N2}$ , 2 x f<sub>IN2</sub> + f<sub>IN1</sub> 4th-Order Intermodulation products (IM4): $3 \times f_{1N1} - f_{1N2}$ , $3 \times f_{1N2} - f_{1N1}$ , $3 \times f_{1N1} + f_{1N2}$ , $3 \times f_{1N2} + f_{1N1}$ , $2 \times f_{1N1} - 2 \times f_{1N2}$ , $2 \times f_{1N1} + 2 \times f_{1N2}$ , 2 x f<sub>IN2</sub> - 2 x f<sub>IN1</sub> 5th-Order Intermodulation products (IM5): $3 \times f_{1N1} - 2 \times f_{1N2}$ , $3 \times f_{1N2} - 2 \times f_{1N1}$ , $3 \times f_{1N1} + 2 \times f_{1N2}$ , $3 \times f_{1N2} + 2 \times f_{1N1}$ , $4 \times f_{1N1} - f_{1N2}$ , $4 \times f_{1N2} - f_{1N1}$ , $4 \times f_{IN1} + f_{IN2}$ , $4 \times f_{IN2} + f_{IN1}$ Note that the two-tone intermodulation distortion is measured with respect to a single-carrier amplitude and not the peak-to-average input power of both input tones. #### 3rd-Order Intermodulation (IM3) IM3 is the total power of the 3rd-order intermodulation product to the Nyquist frequency relative to the total input power of the two input tones $f_{\rm IN1}$ and $f_{\rm IN2}.$ The individual input tone levels are at -7dBFS. The 3rd-order intermodulation products are 2 x $f_{\rm IN1}$ - $f_{\rm IN2},$ 2 x $f_{\rm IN2}$ - $f_{\rm IN1},$ 2 x $f_{\rm IN1}$ + $f_{\rm IN2},$ 2 x $f_{\rm IN2}$ + $f_{\rm IN1}.$ #### **Aperture Jitter** Figure 14 shows the aperture jitter (t̄AJ), which is the sample-to-sample variation in the aperture delay. Figure 14. T/H Aperture Timing #### **Aperture Delay** Aperture delay (t<sub>AD</sub>) is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (Figure 14). #### **Full-Power Bandwidth** A large -0.2dBFS analog input signal is applied to an ADC and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by -3dB. This point is defined as full-power input bandwidth frequency. #### Output Noise (nout) The output noise (n<sub>OUT</sub>) parameter is similar to thermal plus quantization noise and is an indication of the converter's overall noise performance. No fundamental input tone is used to test for nout. IN\_P, IN\_N, and COM\_ are connected together and 1024k data points are collected. nout is computed by taking the RMS value of the collected data points after the mean is removed. #### **Overdrive Recovery Time** Overdrive recovery time is the time required for the ADC to recover from an input transient that exceeds the full-scale limits. The MAX12528 specifies overdrive recovery time using an input transient that exceeds the full-scale limits by $\pm 10\%$ . The MAX12528 requires one clock cycle to recover from an overdrive condition. #### Crosstalk Coupling onto one channel being driven by a (-0.5dBFS) signal when the adjacent interfering channel is driven by a full-scale signal. Measurement includes all spurs resulting from both direct coupling and mixing components. #### **Gain Matching** Gain matching is a figure of merit that indicates how well the gains between the two channels are matched to each other. The same input signal is applied to both channels and the maximum deviation in gain is reported (typically in dB) as gain matching. #### Offset Matching Like gain matching, offset matching is a figure of merit that indicates how well the offsets between the two channels are matched to each other. The same input signal is applied to both channels and the maximum deviation in offset is reported (typically in %FSR) as offset matching. ### Pin Configuration ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) | PKG 68L 10×10 | | | | | | | |---------------|------|--------|-------|---------|--|--| | REF. | MIN. | NDM. | MAX. | N O T E | | | | A | 0.70 | 0.75 | 0.80 | | | | | A1 | 0.00 | 0.01 | 0.05 | | | | | A2 | 0 | .20 RE | F | | | | | k | 0.20 | 0.25 | 0.30 | | | | | D | 9.90 | 10.00 | 10.10 | | | | | E | 9.90 | 10.00 | 10.10 | | | | | e | 0 | .50 BS | C. | | | | | k | 0.25 | - | - | | | | | L | 0.45 | 0.55 | 0.65 | | | | | N | | 68 | | | | | | ND | | 17 | | | | | | NE | | 17 | | | | | | JEDEC | ١ | WNND-8 | 2 | | | | | EXPOSED PAD VARIATIONS | | | | | | | | |------------------------|------|------|------|------|------|------|---------------| | PKG. | D2 | | | E5 | | | DOWN<br>BONDS | | CUDE | MIN. | NOM. | MAX. | MIN. | NDM. | мах. | ALLUVED | | T6800-1 | 7.60 | 7.70 | 7.80 | 7.60 | 7.70 | 7.80 | NO | | T6800-2 | 7.60 | 7.70 | 7.80 | 7.60 | 7.70 | 7.80 | YES | | T6800-3 | 7.60 | 7.70 | 7.80 | 7.60 | 7.70 | 7.80 | NO | | T6800-4 | 7.60 | 7.70 | 7.80 | 7.60 | 7.70 | 7.80 | YES | #### NOTES: - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS, ANGLES ARE IN DEGREES. - N IS THE TOTAL NUMBER OF TERMINALS. - THE TERMINAL # IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESO 98-1 SPP-012. DETAILS OF TERMINAL # IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE HOLGATED. THE TERMINAL # IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP. AND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. - DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION 8 COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - DRAWING CONFORMS TO JEDEC MO-220. WARPAGE SHALL NOT EXCEED 0.10mm. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600